

## Programmer Reference Manual SIMD Enhanced MIPS Instructions

Ellen Burger (ID#: 015263571) Yung Nguyen (ID#: 015599829)

CECS 341 MW 8:00AM - 10:15AM Due Date: December 3, 2018 R. W. Allison

## Table of Contents

| 6  |
|----|
| 6  |
| 7  |
| 8  |
| 8  |
| 10 |
| 10 |
| 10 |
| 10 |
| 11 |
| 11 |
| 12 |
| 12 |
| 13 |
| 14 |
| 15 |
| 16 |
| 17 |
| 17 |
| 18 |
| 18 |
| 19 |
| 20 |
| 21 |
| 22 |
| 24 |
| 24 |
| 26 |
| 27 |
| 27 |
| 29 |
| 30 |
| 30 |
| 32 |
| 33 |
| 33 |
|    |

| 5.2 jal target                                          | 35 |
|---------------------------------------------------------|----|
| 5.3 jr                                                  | 35 |
| 5.4 syscall                                             | 37 |
| 6. Immediate Operand Instructions                       | 38 |
| 6.1 addi                                                | 38 |
| 6.2 slti                                                | 40 |
| 7. Single Instruction Multiple Data (SIMD) Instructions | 41 |
| Baseline SIMD Enhancements                              | 43 |
| 7.1 Vector Add Saturated (unsigned)                     | 43 |
| 7.2 Vector Multiply and Add                             | 44 |
| 7.3 Vector Multiply Even Integer                        | 45 |
| 7.4 Vector Multiply Odd Integer                         | 46 |
| 7.5 Vector Multiply Sum Saturated                       | 47 |
| 7.6 Vector Splat                                        | 48 |
| 7.7 Vector Merge Low                                    | 49 |
| 7.8 Vector Merge High                                   | 50 |
| 7.9 Vector Pack                                         | 51 |
| 7.10 Vector Permute                                     | 52 |
| 7.11 Vector Compare Equal-To                            | 53 |
| 7.12 Vector Compare Less-Than (unsigned)                | 54 |
| 7.13 Vector And                                         | 55 |
| 7.14 Vector Branch if Equal                             | 56 |
| 7.15 Vector Branch if not Equal                         | 57 |
| 7.16 Vector Decrypt                                     | 58 |
| 7.17 Vector Encrypt                                     | 59 |
| 7.18 Vector Or                                          | 60 |
| 7.19 Vector Sort Descending                             | 61 |
| 7.20 Vector Sort Ascending                              | 62 |
| 7.21 Vector Subtract Saturated                          | 63 |
| E. Summary                                              | 63 |
| 1. Baseline SIMD Enhancements (Instruction Format)      | 65 |
| 1.1 Vec_addsu                                           | 65 |
| 1.2 Vec_madd                                            | 65 |
| 1.3 Vec_mule                                            | 65 |
| 1.4 Vec_mulo                                            | 65 |
| 1.5 Vec_msums                                           | 66 |
| 1.6 Vec_splat                                           | 66 |
| 1.7 Vec_mergel                                          | 66 |
| 1.8 Vec_mergeh                                          | 67 |

| 1.9 Vec_pack                                              | 67  |
|-----------------------------------------------------------|-----|
| 1.10 Vec_perm                                             | 67  |
| 1.11 Vec_cmpeq                                            | 67  |
| 1.12 Vec_cmpltu                                           | 68  |
| 2. Application Specific Enhancements (Instruction Format) | 69  |
| 2.1 Vec_and                                               | 69  |
| 2.2 Vec_beq                                               | 69  |
| 2.3 Vec_bne                                               | 69  |
| 2.4 Vec_decry                                             | 69  |
| 2.5 Vec_encry                                             | 70  |
| 2.6 Vec_or                                                | 70  |
| 2.7 Vec_sortlow                                           | 70  |
| 2.8 Vec_sortup                                            | 71  |
| 2.9 Vec_subsu                                             | 71  |
| III. MIPS Implementation / Verification with Annotation   | 72  |
| A. Source code                                            | 72  |
| 1. Baseline SIMD Enhancements                             | 73  |
| 1.1 Vec_addsu                                             | 73  |
| 1.2 Vec_madd                                              | 75  |
| 1.3 Vec_mule                                              | 79  |
| 1.4 Vec_mulo                                              | 82  |
| 1.5 Vec_msums                                             | 84  |
| 1.6 Vec_splat                                             | 89  |
| 1.7 Vec_mergel                                            | 92  |
| 1.8 Vec_mergeh                                            | 94  |
| 1.9 Vec_pack                                              | 96  |
| 1.10 Vec_perm                                             | 99  |
| 1.11 Vec_cmpeq                                            | 103 |
| 1.12 Vec_cmpltu                                           | 106 |
| 2. Application Specific Enhancements                      | 110 |
| 2.1 Vec_and                                               | 110 |
| 2.2 Vec_beq                                               | 112 |
| 2.3 Vec_bne                                               | 114 |
| 2.4 Vec_decry                                             | 116 |
| 2.5 Vec_encry                                             | 119 |
| 2.6 Vec_or                                                | 122 |
| 2.7 Vec_sortlow                                           | 125 |
| 2.8 Vec_sortup                                            | 129 |
|                                                           |     |

| 2.9 Vec subsu                        | 133 |
|--------------------------------------|-----|
| B. Output                            | 136 |
| 1. Baseline SIMD Enhancements        | 137 |
| 1.1 Vec addsu d, a, b                | 0   |
| 1.2 Vec madd d, a, b, c              | 140 |
| 1.3 Vec_mule d, a, b                 | 142 |
| 1.4 Vec_mulo d, a, b                 | 144 |
| 1.5 Vec_msums d, a, b,c              | 146 |
| 1.6 Vec_splat d, a, b                | 148 |
| 1.7 Vec_mergel d,a,b                 | 150 |
| 1.8 Vec_mergeh d,a,b                 | 152 |
| 1.9 Vec_pack d,a,b                   | 154 |
| 1.10 Vec_perm d,a,b,c                | 156 |
| 1.11 Vec_cmpeq d,a,b                 | 158 |
| 1.12 Vec_cmpltu d,a,b                | 160 |
| 2. Specific Application Enhancements | 162 |
| 2.1 vec_and d,a,b                    | 162 |
| 2.2 vec_beq a,b,imm                  | 164 |
| 2.3 vec_bne a,b,imm                  | 166 |
| 2.4 vec_decry d, a, b                | 168 |
| 2.5 vec_encry d, a, b                | 170 |
| 2.6 vec_or d, a, b                   | 172 |
| 2.7 sort_low d, a                    | 174 |
| 2.8 sort_up d, a                     | 176 |
| 2.9 subsu d, a, b                    | 178 |
| IV. Datapath Block Diagrams          | 180 |
| V. Additional Comments               | 183 |
| VI. References                       | 184 |

## I. Purpose

#### A. Abstract

The objective of this manual is to outline the implementation of various SIMD enhancements to MIPS architecture. Existing MIPS framework such as register set, addressing modes, and data types are explained as an introduction, as well as instructions that are used to build SIMD instructions. The new commands are based on eight-byte vectors with two-byte wide elements with two additional similar types. In MIPS, they are split between two to four registers. The SIMD enhancements are split into three sections: summaries detailing each new instruction, source code to implement to them, and logs showing the successfully calculated result. It also details how the existing MIPS datapath would need to be amended to properly implement the vector instructions for efficiency. The manual concludes with final thoughts and comments on the process it took to create this.

#### B. Enhanced Instruction Set

The SIMD enhancements are intended to be used by software developers in MIPS assembly language. Due to MIPS's basic functionality, powerful tools such as vectors can't be directly implemented without ad hoc solutions. These upgrades intends to remedy that.

The new instructions provide developers with tools to save time and increase efficiency. Vectors allow large quantities of data to be processed at once and the SIMD lets them be used with needing to write out lengthy, complex code; it is already done for the user. These can be implemented into existing algorithms seamlessly. For example, a process needing to total values from large quantities of vectors can be simplified with the use of the vec addsu command.

In addition, instructions like vec\_encry and vec\_sortup allow vectors to be manipulated to a greater degree. This is to create a wide field of functionality covering needs from security to database organization. The SIMD enhancements outlined in this manual are intended to be succinct and effective for all possible vector needs.

## II. Instruction Set Architecture

## A. Machine Register Set

#### REGISTER NAME, NUMBER, USE, CALL CONVENTION

| NAME      | NUMBER | USE                                                   | PRESERVEDACROS<br>A CALL? |  |  |
|-----------|--------|-------------------------------------------------------|---------------------------|--|--|
| \$zero    | 0      | The Constant Value 0                                  | N.A.                      |  |  |
| \$at      | 1      | Assembler Temporary                                   | No                        |  |  |
| \$v0-\$v1 | 2-3    | Values for Function Results and Expression Evaluation | No                        |  |  |
| \$a0-\$a3 | 4-7    | Arguments                                             | No                        |  |  |
| \$t0-\$t7 | 8-15   | Temporaries                                           | No                        |  |  |
| \$s0-\$s7 | 16-23  | Saved Temporaries                                     | Yes                       |  |  |
| \$t8-\$t9 | 24-25  | Temporaries                                           | No                        |  |  |
| \$k0-\$k1 | 26-27  | Reserved for OS Kernel                                | No                        |  |  |
| \$gp      | 28     | Global Pointer                                        | Yes                       |  |  |
| \$sp      | 29     | Stack Pointer                                         | Yes                       |  |  |
| \$fp      | 30     | Frame Pointer                                         | Yes                       |  |  |
| \$ra      | 31     | Return Address                                        | Yes                       |  |  |

MIPS has thirty-two registers available to the user for performing routines and operations. They're denoted as \$n where n is the numbered value (0-31) or \$xn where xn is the name.

- Register \$zero is the constant 0 and remains unchanged.
- Registers \$at, \$k0, and \$k1 are reserved for the assembler to use.
- Registers \$v0-\$v1 are used to return results from functions and subroutines.
- Registers \$a0-\$a3 are used as arguments in subroutines.
- Registers **\$t0-\$t7** are temporary registers used for values that don't need to be preserved across calls to other instructions.
- Registers \$s0-\$s7 are saved registers that are used for values that should be saved across calls.
- Register \$gp is the global pointer which points to the middle of the heap. The heap is a 64K memory block containing constants.
- Register \$sp is the stack pointer. It always points to the top of the stack, ready to push or pop from it.
- Register **\$fp** is the frame pointer. It contains the stack pointer's value at the start of a routine to prevent it from being lost.
- Register \$ra is the return address stored when the jal command is used. It's often used to return to the location jumped from using jr.

## B. Data Types

#### 1. Byte

4-bit value used to store integers with no decimal places. It can also be used to create an array.

byte1: .byte 621

byte2: .byte 12,13,14,15

#### 2. Word

32-bit value used to store most types of data. It can be positive or negative. It can also be used to create an array.

word1: .word 15

word2: .word -20

array: .word 0,1,2,3,4

#### 3. Half-Word

16-bit value used to store half of a word.

halfword: .halfword 0x1234

#### 4. Float

32-bit value used to store a numerical value with one decimal value.

float1: .float 4.1
float2: .float 12.5

#### 5. Double

32-bit value used to store integers with multiple decimal values.

double1: .double 4.13
double2: .double 64.128

## C. Addressing Modes

#### 1. Register

**Description:** Instructions where all operands accessed by an operation are within registers.

Example: sub \$s0, \$t0, \$t1

| 31 20 | 6 25 21 | 20 16 | 15 11 | 10  | 5 |
|-------|---------|-------|-------|-----|---|
| 0     | 0x8     | 0x9   | 0x10  | 0x8 | 0 |

```
$t0 = 0 \times 000000045

$t1 = 0 \times 000000015

$t0 - $t1 = 0 \times 00000030

$s0 = 0 \times 00000030
```

Other examples: add, or, sll

#### 2. Register Indirect

**Description:** Instructions where the effective address accessed by the operation is within a register.

Example: jr \$ra

| 31 2 | 26 25 2 <sup>2</sup> | 1 20 16 | 15 11 | 10 6 | 5   |
|------|----------------------|---------|-------|------|-----|
| 0    | 0x1F                 | 0       | 0     | 0    | 0x8 |

ra = 0x00000040

 $PC = 0 \times 000000040$ 

#### 3. Base Offset

**Description:** Instructions where the effective address is the sum of the 16-bit immediate value and a register.

Example: lw \$s1, 4 (\$a0)

| 31 2 | 26 25 | 21 20 | 16 15 | 0          |
|------|-------|-------|-------|------------|
| 0x23 | 0x4   | 0x11  | 0x4   | <b>k</b> 4 |

[\$a0] =  $0 \times 00000040$ offset =  $0 \times 00000004$ [\$a0] + offset =  $0 \times 00000044$ \$s1 =  $[0 \times 00000044]$ 

Other examples: sw

#### 4. PC-Relative

**Description:** Instructions where the effective address is the current PC value + 4 offset by the immediate value.

Example: beq \$zero, \$a2, Label

**NOTE:** where the target is two instructions from the next instruction.

| 31  | 26 | 25  | 21 | 20  | 16 | 15   | 0 |
|-----|----|-----|----|-----|----|------|---|
| 0x4 |    | 0x0 |    | 0x6 |    | 0x10 |   |

Other examples: bne

#### 5. Immediate

I-type instructions where an operation is conducted using an immediate 16-bit operand.

Example: addi \$v0, \$t4, 16

| 31 2 | 26 25 2 | 1 20 | 16 15 | 0 |
|------|---------|------|-------|---|
| 0x8  | 0xC     | 0x2  | 0x10  |   |

\$t4 =  $0 \times 000000040$  imm =  $0 \times 000000010$  \$t4 + imm =  $0 \times 00000050$ \$v0 =  $0 \times 00000050$ 

Other examples: li, slti

# D. Instruction Set (with user examples) and Binary Instruction Formats

NOTE: Values will be represented in hex

#### 1. Triple Operand Instructions

| add \$rd, \$rs, \$rt | Adds rs and rt and stores sum into rd                                                                           |
|----------------------|-----------------------------------------------------------------------------------------------------------------|
| and \$rd, \$rs, \$rt | Bitwise ands rs to rt and stores result into rd                                                                 |
| or \$rd, \$rs, \$rt  | Bitwise ors rs to rt and stores result into rd                                                                  |
| sll \$rd, \$rs, h    | Shifts the value in rs left by the amount of bits specified in h. Zeroes are shifted in. Result stores into rd  |
| srl \$rd, \$rs, h    | Shifts the value in rs right by the amount of bits specified in h. Zeroes are shifted in. Result stores into rd |
| slt \$rd, \$rs, \$rt | Checks if rs is less than rt. Stores 1 into rd if so; otherwise stores 0                                        |
| sub \$rd, \$rs, \$rt | Subtracts rt from rs and stores difference into rd                                                              |

#### 1.1 add

| 31 26  | 25 | 21 2 | 20 | 16 | 15 | 11 | 10  | 06 0  | )5   | 0     |
|--------|----|------|----|----|----|----|-----|-------|------|-------|
| 0x0    | rs |      | rt |    | rd |    | 0x0 |       | 0x20 |       |
| Opcode | rs | ;    | rt |    |    | rd |     | shamt |      | funct |

Syntax: add \$rd, \$rs, \$rt

**Operation:**  $R[\$rd] \leftarrow R[\$rs] + R[\$rt]$ 

**Description**: Adds two registers (\$rs and \$rtt) and stores the result in a register (\$rd)

#### **Example:**

Code: add \$t2,\$t0,\$t1

| 31 2   | 26 2 | 25 21 | 20 | 16 | 15 | 11 | 10  | 06 0  | )5   | 0     |
|--------|------|-------|----|----|----|----|-----|-------|------|-------|
| 0x0    | r    | rs    | rt |    | rd |    | 0x0 |       | 0x20 |       |
| Opcode |      | rs    | rt |    |    | rd |     | shamt |      | funct |

t0 = 0x00000020

\$t1 = 0x00000040

#### **1.2** and

| 31 26  | 25 | 21 20 | 16 | 15 | 11 | 10  | 06    | 05   | 0     |
|--------|----|-------|----|----|----|-----|-------|------|-------|
| 0x0    | rs | rt    |    | rd |    | 0x0 |       | 0x24 |       |
| Opcode | rs | 3     | rt |    | rd |     | shamt |      | funct |

Syntax: and \$rd, \$rs, \$rt

**Operation:**  $R[$rd] \leftarrow R[$rs] \& R[$rt]$ 

**Description**: Bitwise ands two registers (\$rs and \$rt) and stores the result in a register

#### **Example:**

Code: and \$t2,\$t0,\$t1

t0 = 0x00000056

t1 = 0x00000057

1.3 or

| 31    | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10  | 06    | 05   | 0     |
|-------|----|----|----|----|----|----|----|-----|-------|------|-------|
| 0x0   |    | rs |    | rt |    | rd |    | 0x0 |       | 0x25 |       |
| Opcod | de | •  | rs | •  | rt | •  | rd |     | shamt | •    | funct |

Syntax: or \$rd, \$rs, \$rt

**Operation:**  $R[$rd] \leftarrow R[$rs] \mid R[$rt]$ 

**<u>Description</u>**: Bitwise ors two registers (\$rs and \$rt) and stores the result in a register

#### Example:

Code: or \$t2,\$t0,\$t1

t0 = 0x00000056

t1 = 0x00000057

1.4 sll

| 31  | 26     | 25  | 21 | 20 | 16 | 15 | 11 | 10 | 06    | 05  | 0     |
|-----|--------|-----|----|----|----|----|----|----|-------|-----|-------|
| 0x0 | )      | 0x0 |    | rt |    | rd |    | sa |       | 0x0 |       |
|     | Opcode | rs  |    |    | rt |    | rd |    | shamt |     | funct |

**Syntax**: sll \$rd, \$rt, shamt

**Operation:** R[\$rd] ← R[\$rt] << shamt

**<u>Description</u>**: Shifts a register value (in \$rt) left by the shift amount (shmt) listed in the instruction and stores the result in a register (\$rd). Zeroes are shifted in.

#### **Example:**

Code: sll \$t1,\$t0,4

\$t0 = 0x00000056

1.5 srl

| 3 | 1 //   | 6 25 | 5 21 | 20 | 16 | 15 | 11 | 10 | 06    | 05  | 0     |
|---|--------|------|------|----|----|----|----|----|-------|-----|-------|
|   | 0x0    | 0x   | 0    | rt |    | rd |    | sa |       | 0x2 |       |
| _ | Opcode |      | rs   |    | rt |    | rd | •  | shamt | •   | funct |

Syntax: srl \$rd, \$rt, shamt

**Operation:** R[\$rd] ← R[\$rt] >> shamt

**<u>Description</u>**: Shifts a register value (in \$rt) right by the shift amount (shmt) listed in the instruction and stores the result in a register (\$rd). Zeroes are shifted in.

#### **Example:**

Code: srl \$t1,\$t0,4

\$t0 = 0x00000056

#### **1.6 sub**

| 31     | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10  | 06    | 05   | 0     |
|--------|----|----|----|----|----|----|----|-----|-------|------|-------|
| 0x0    |    | rs |    | rt |    | rd |    | 0x0 |       | 0x22 |       |
| Opcode | Э  |    | rs |    | rt |    | rd |     | shamt |      | funct |

Syntax: sub \$rd, \$rs, \$rt

**Operation:**  $R[$rd] \leftarrow R[$rs] - R[$rt]$ 

**Description**: Subtracts rt from rs and stores difference into rd

#### **Example:**

Code: sub \$t2,\$t0,\$t1

t0 = 0x00000056

t1 = 0x00000050

#### 2. Double Operand Instructions

| div \$rs, \$rt  | Divide rs by rt and store the quotient into \$LO and the remainder into \$HI |
|-----------------|------------------------------------------------------------------------------|
| mult \$rs, \$rt | Multiplies rs by rt and store the result into \$LO                           |

#### **2.1 div**

| 31 20  |    | 21 20 | 16 | 15 1 | 11 10 | 06 05 | 0     |
|--------|----|-------|----|------|-------|-------|-------|
| 0x0    | rs | rt    |    | rd   | 0x0   | 0x    | :1a   |
| Opcode | rs | 3     | rt | rd   | •     | shamt | funct |

Syntax: div \$rs, \$rt

**Operation:** LO  $\leftarrow$  R[\$rs] / R[\$rt]

 $HI \leftarrow R[\$rs] \% R[\$rt]$ 

**<u>Description</u>**: Divide rs by rt and store the quotient into \$LO and the remainder into \$HI

#### **Example:**

Code: div \$t0,\$t1

t0 = 0x00000056

\$t1 = 0x00000056

 $\Rightarrow$  HI = 0x00000000

 $LO = 0 \times 000000001$ 

#### **2.2 mult**

| 31 26  | 25 | 21 2 | 20 | 16 | 15 | 11 | 10  | 06    | 05   | 0     |
|--------|----|------|----|----|----|----|-----|-------|------|-------|
| 0x0    | rs |      | rt |    | rd |    | 0x0 |       | 0x18 |       |
| Opcode | rs | S    | rt |    |    | rd |     | shamt |      | funct |

Syntax: mult \$rs, \$rt

**Operation:**  $\{HI, LO\} \leftarrow R[\$rs] * R[\$rt]$ 

**<u>Description</u>**: Multiplies rs by rt. The resulted low order word is stored in \$LO and the resulted high order word is stored in \$HI.

#### **Example:**

Code: mult \$t0,\$t1

t0 = 0x12345678

t1 = 0x00000100

 $\Rightarrow$  HI = 0x00000012

L0 = 0x34567800

## 3. Single Operand Instructions

| mfhi \$rd | Stores the contents of \$HI into rd |
|-----------|-------------------------------------|
| mflo \$rd | Stores the contents of \$LO into rd |

#### 3.1 mfhi

| 31     | 26 | 25  | 21 | 20  | 16 | 15 | 11 | 10  | 06    | 05   | 0     |
|--------|----|-----|----|-----|----|----|----|-----|-------|------|-------|
| 0x0    |    | 0x0 |    | 0x0 |    | rd |    | 0x0 |       | 0x10 |       |
| Opcode | 9  | rs  | }  | ı   | rt |    | rd |     | shamt |      | funct |

Syntax: mfhi \$rd

 $\underline{\textbf{Operation:}} \ \ \mathsf{R[\$rd]} \leftarrow \mathsf{HI}$ 

**Description**: Stores the contents of \$HI into rd

#### Example:

Code: Mult \$t0, \$t1

mfhi \$t2

t0 = 0x12345678

t1 = 0x00000100

 $\Rightarrow$  HI = 0x00000012

L0 = 0x34567800

#### **3.2 mflo**

| 31     | 26 | 25  | 21 | 20  | 16 | 15 | 11 | 10  | 06    | 05   | 0     |
|--------|----|-----|----|-----|----|----|----|-----|-------|------|-------|
| 0x0    |    | 0x0 |    | 0x0 |    | rd |    | 0x0 |       | 0x12 |       |
| Opcode | ,  | rs  |    | -   | rt |    | rd |     | shamt |      | funct |

Syntax: mflo \$rd

**Operation:**  $R[\$rd] \leftarrow LO$ 

**Description**: Stores the contents of \$LO into rd

#### Example:

Code: Mult \$t0, \$t1

mflo \$t2

t0 = 0x12345678

t1 = 0x00000100

 $\Rightarrow$  HI = 0x00000012

L0 = 0x34567800

#### 4. Conditional Branches

| beq \$rs, \$rt, offset | If rs = rt, branch to the pc location specified by offset. pc + offset << 2  |  |  |
|------------------------|------------------------------------------------------------------------------|--|--|
| bne \$rs, \$rt, offset | If rs != rt, branch to the pc location specified by offset. pc + offset << 2 |  |  |

#### **4.1** beq

| 31     | 26 25 | 21 20 | 16 15     | 0 |
|--------|-------|-------|-----------|---|
| 0x4    | rs    | rt    | offset    |   |
| opcode | e rs  | rt    | immediate |   |

Syntax: beq \$rs, \$rt, offset

**Operation:** if(R[\$rs] = R[\$rt])

 $PC \leftarrow PC + 4 + SignExt_{18b}(\{offset, 00\})$ 

**Description**: If rs = rt, branch to the pc location specified by offset. pc + offset << 2

#### Example:

Code: Loop:

subi \$t0,\$t0,1

beq \$t0, \$t1,Loop

• • •

t0 = 0x000000006

\$t1 = 0x00000005

#### 4.2 bne

| 31    | 26 | 25 | 2 | 1 20 | 10 | 6 15      | C | ) |
|-------|----|----|---|------|----|-----------|---|---|
| 0x4   |    | rs |   | rt   |    | offset    |   |   |
| opcod | е  | rs |   | rt   |    | immediate |   | _ |

Syntax: bne \$rs, \$rt, offset

**Operation:** if(R[\$rs] != R[\$rt])

 $PC \leftarrow PC + 4 + SignExt_{18b}(\{offset, 00\})$ 

**Description**: If rs != rt, branch to the pc location specified by offset. pc + offset << 2

#### Example:

Code: Loop:

addi \$t0,\$t0,1

bne \$t0, \$t1,Loop

• • •

t0 = 0x00000000

\$t1 = 0x00000005

## 5. Unconditional Jump and Subroutine Call/Return Instructions

| j target   | Jump to the address specified by the immediate value, target. PC = target << 2                                           |  |
|------------|--------------------------------------------------------------------------------------------------------------------------|--|
| jal target | Jump to the address specified by the immediate value, target. PC = target << 2. The current PC value is stored into \$ra |  |
| jr \$rs    | Jump to the address stored in rs. PC = rs.                                                                               |  |
| syscall    | Exits a routine using the value in v0                                                                                    |  |

5.1 j

| 31     | 26 | 25             | 0 |
|--------|----|----------------|---|
| 0x2    |    | Target address |   |
| Opcode |    | address        |   |

**Syntax**: j target

**Operation:**  $PC \leftarrow \{(PC + 4)[31:28], \text{ target, } 00\}$ 

**Description**: Jump to the address specified by the immediate value, target. PC = target << 2

#### **Example:**

Code: J JDest

addi \$t0,\$t0,2

JDest:

Subi \$t0,\$t0,2

. . .

t0 = 0x000000020

 $\Rightarrow$  \$t0 = 0x0000001E

#### 5.2 jal target

| 31 2 |        | 26 25          | 0 |
|------|--------|----------------|---|
|      | 0x3    | Target address |   |
|      | Opcode | address        |   |

**Syntax**: jal target

**Operation:**  $R[31] \leftarrow PC + 8$ 

 $PC \leftarrow \{(PC + 4)[31:28], target, 00\}$ 

**<u>Description</u>**: Jump to the address specified by the immediate value, target. PC = target << 2. The current PC value is stored into \$ra

#### **Example:**

Code: jal JDest

exit: ori \$v0, \$zero, 10

syscall
JDest:

subi \$t0,\$t0,2

jr \$ra #return

\$t0 = 0x000000020

 $\Rightarrow$  \$t0 = 0x0000001E

## 5.3 jr

| 31 2   | 6 25 | 21 2 | 20 1 | 6 | 15  | 11 | 10  | 06    | 05   | 0     |
|--------|------|------|------|---|-----|----|-----|-------|------|-------|
| 0x0    | rs   |      | 0x0  |   | 0x0 |    | 0x0 |       | 80x0 |       |
| Opcode |      | rs   | rt   |   |     | rd | •   | shamt |      | funct |

Syntax: jr \$rs

**Operation:**  $PC \leftarrow R[\$rs]$ 

**<u>Description</u>**: Jump to the address stored in rs. PC = rs

#### **Example:**

Code: jal JDest

exit: ori \$v0, \$zero, 10

syscall

JDest:

subi \$t0,\$t0,2

jr \$ra #return

\$t0 = 0x0000020

 $\Rightarrow$  \$t0 = 0x0000001E

## 5.4 syscall

| 31     | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10 | 06    | 05   | 0     |
|--------|----|----|----|----|----|----|----|----|-------|------|-------|
| 0x0    |    | xx |    | xx |    | xx |    | xx |       | 0x12 |       |
| Opcode | !  | r  | S  | rt |    |    | rd | ,  | shamt | 1    | funct |

**Syntax**: syscall

**Operation:** System Call

**Description**: Exits a routine using the value in v0

## Example:

Code: exit: ori \$v0, \$zero, 10

syscall

# **6. Immediate Operand Instructions**

| addi \$rt, \$rs, imm | Adds \$rs with a sign-extended immediate value and stores into \$rt                                                             |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------|
| li \$rt, c           | Loads the 16-bit immediate value c and stores into rt. li is a pseudo instruction that calls the addiu instruction to implement |
| slti \$rt, \$rs, imm | Checks if rs is less than the immediate value. Stores 1 into rt if so; otherwise stores 0                                       |

#### 6.1 addi

addi \$rt, \$rs, imm

**Operation:** R[\$rt] ← R[\$rs] - imm

**<u>Description</u>**: Subtracts an immediate value from rs and stores difference into rt

## **Example:**

Code: addi \$t2,\$t0,0x00000001

t0 = 0x0000008

 $\Rightarrow$  \$t2 = 0x00000009

6.2 slti

| 31     | 26 25 | 21 2 | 0 16 | 15  | 00 |
|--------|-------|------|------|-----|----|
| 0xA    | rs    |      | rt   | imm |    |
| Opcode | !     | rs   | rt   | imm |    |

Syntax: slti \$rt, \$rs, imm

**Operation:** If R[\$s] < imm, R[\$rt] = 1. If not, R[\$rt] = 0

**<u>Description</u>**: Compares rs to an immediate value. If it is less than, rt is set to one; otherwise, it is set to 0

## **Example:**

Code: slti \$t2,\$t0,0x00000016

\$t0 = 0x0000008

 $\Rightarrow$  \$t2 = 0x00000001

# 7. Single Instruction Multiple Data (SIMD) Instructions

Each SIMD implementation will involve the use of **vectors**. They will be represented by the MIPS 32-bit registers. Two registers will be combined to form one 64-bit "vector register" for the SIMD instructions. Each element within these vector registers will be 8-byte each.

Each SIMD vector registers specifies "even-addressed" registers. So, a SIMD instruction specifying vector registers \$t0, \$t2, \$t6 as operands, would have its element carried out in the 64-bit registers of \$t0:\$t1, \$t2:\$t3, and \$t6:\$t7.

Example: vec\_mule d,a,b → vec\_mule \$t0, \$t2,\$t6

| 0    | 1    | 2    | 3    | 4    | 5    | 6    | 7    |
|------|------|------|------|------|------|------|------|
| \$t2 | \$t2 | \$t2 | \$t2 | \$t3 | \$t3 | \$t3 | \$t3 |

Figure: vector a

SIMD implementation also uses vectors featuring 16-byte wide elements, four total elements in 64-bytes.

Example: vec\_mule d,a,b → vec\_mule \$t0, \$t2,\$t6

0 1 2 3 \$t0 \$t0 \$t1 \$t1

Figure: vector d

Additionally, SIMD specifies a 128-byte wide vector with 16-byte wide elements. Eight elements total and is contained over four registers.

Example: vec\_encry d,a,b → vec\_encry \$t0, \$t4,\$t6

0 1 2 3 4 5 6 7 **\$t0 \$t0 \$**t1 **\$t1 \$t2 \$t2 \$t3 \$**t3

Figure: vector d

#### **Baseline SIMD Enhancements**

## 7.1 Vector Add Saturated (unsigned)

| 31       | 28 27 | 20 19  | 15 14 | 10 9 | 9 5   | 4 0 |
|----------|-------|--------|-------|------|-------|-----|
| 0111     | 00000 | 000 rs | rt    |      | 00000 | rd  |
| Constant | Opco  | de     | rs    | rt   | ru    | rd  |

**Syntax**: vec\_addsu d,a ,b

Vectors Used: a, b, d

<u>Description</u>: Each element (8 byte) in vector **a** and the corresponding element (8 byte) in vector **b** is added together, resulting in the unsigned-integer that will be placed in the corresponding element in vector **d** 



#### 7.2 Vector Multiply and Add

| 31       | 28 27  | 20 19  | 15 14 | 10 9 | 5 4 | 0  |
|----------|--------|--------|-------|------|-----|----|
| 0111     | 000000 | 001 rs | rt    | ru   | rd  |    |
| Constant | Орсо   | de re  | 1     | rt   | ru  | rd |

**Syntax**: vec\_madd d, a, b, c

Vectors Used: a, b, c, d

<u>Description</u>: Multiply each element in vector **a** by the corresponding element in vector **b**. The product will then be added with the corresponding element in vector **c**. The sum will be stored in the corresponding element in vector **d**.



#### 7.3 Vector Multiply Even Integer

| 31       | 28 27  | 20 19  | 15 14 | 10 9 | 5 4  | 0  |
|----------|--------|--------|-------|------|------|----|
| 0111     | 000000 | )10 rs | rt    | 0000 | 0 rd |    |
| Constant | Opco   | de rs  |       | rt r | u    | rd |

**Syntax**: vec\_mule d, a, b

Vectors Used: a, b, d

**Description**: Each high half-width part of each element in vector **a** is multiplied with each corresponding high half-width part of each element in vector **b**. The product (full 16-bit) is stored in the vector **d** 



#### 7.4 Vector Multiply Odd Integer

| 31       | 28 27  | 20 19 | 15 14 | 10 9  | 5 4 | 0        |
|----------|--------|-------|-------|-------|-----|----------|
| 0111     | 000000 | 11 rs | rt    | 00000 | rd  |          |
| Constant | Opcod  | de rs | r     | t ru  | r   | <u>d</u> |

Syntax: vec\_mulo d, a, b

Vectors Used: a, b, d

<u>Description</u>: Each low half-width part of each element in vector **a** is multiplied with each corresponding low half-width part of each element in vector **b**. The product (full 16-bit) is stored in the vector **d** 



#### 7.5 Vector Multiply Sum Saturated

| 31       | 28 27  | 20 19 | 15 14 | 10 9 | 5 4 | 0        |
|----------|--------|-------|-------|------|-----|----------|
| 0111     | 000001 | 00 rs | rt    | ru   | rd  |          |
| Constant | Opcod  | de rs | rt    | ru   | rc  | <u> </u> |

Syntax: vec\_msums d, a, b, c

Vectors Used: a, b,c, d

**Description**: Each consecutive 8-bit elements in vector **a** are multiplied to the corresponding consecutive 8-bit elements in vector **b**, both of which corresponds to the 16-bit elements in vector **c**. The 16-bit "temp" products are then added with the corresponding 16-bit elements in vector **c**. Their sums are stored in corresponding element in vector **d**.



| 31       | 28 27 | 20 19   | 15 14 | 10 9 | 5 4   | 0  |
|----------|-------|---------|-------|------|-------|----|
| 0111     | 00000 | )101 rs | rt    | (    | 00000 | rd |
| Constant | Орс   | ode r   | rs .  | rt   | ru    | rd |

**Syntax**: vec\_splat d, a, b

Vectors Used: a, d

<u>Description</u>: An element from vector a will be copied to every single element in vector d, using b as the specifier of which element from vector to choose from.



#### 7.7 Vector Merge Low

| 31       | 28 27 | 20 19  | 15 14 | 10 9  | 5 4 | 0 |
|----------|-------|--------|-------|-------|-----|---|
| 0111     | 00000 | 110 rs | rt    | 00000 | rd  |   |
| Constant | Opco  | de rs  | i r   | t ru  | rc  |   |

Syntax: vec\_mergel d, a, b

Vectors Used: a, b, d

**<u>Description</u>**: The low elements in vector a are stored in the even elements in vector d. The low elements in vector b are stored in the odd elements in vector d.



| 7.8 Vector | <b>Merge</b> | High |
|------------|--------------|------|
|------------|--------------|------|

| 31       | 28 27 | 20 19  | 15 14                                        | 10 9 | 5 4     | 0  |
|----------|-------|--------|----------------------------------------------|------|---------|----|
| 0111     | 00000 | 111 rs | rt                                           | 00   | 0000 rd |    |
| Constant | Opco  | de r   | <u>.                                    </u> | rt   | ru      | rd |

**Syntax**: vec\_mergeh d, a, b

Vectors Used: a, b, d

<u>Description</u>: Similar to **Number 7**, the high (instead of low) elements in vector **a** are stored in the even elements in vector **d**. The high (instead of low) elements in vector **b** are stored in the odd elements in vector **d**.





**Syntax**: vec\_pack d, a, b

Vectors Used: a, b, d

<u>Description</u>: The wider elements in vector **a** are truncated together to form the high corresponding elements in vector **d**; while the wider elements in vector **b** are truncated together to form the corresponding elements in vector **d**.



#### 7.10 Vector Permute

| 31       | 28 27  | 20 19  | 15 14    | 10 9 | 5 4 | 0  |
|----------|--------|--------|----------|------|-----|----|
| 0111     | 000010 | 001 rs | rt       | ru   | rd  |    |
| Constant | Орсо   | de rs  | <u> </u> | rt   | ru  | rd |

**Syntax**: vec\_perm d, a, b,c

Vectors Used: a, b, c, d

**Description**: Each element in vector c specifies which elements to be stored the corresponding element in vector d. The most-significant half of each element in vector c specifies which vector to choose from (0 = a or 1 = b). The least significant half of each element in vector c specifies the element of the vector to be selected



| 7 | .11 Vector Compare Equal-To |  |
|---|-----------------------------|--|
|   |                             |  |

| 31       | 28 27  | 20 19  | 15 14 | 10 9  | 5 4 | 0 |
|----------|--------|--------|-------|-------|-----|---|
| 0111     | 000010 | )10 rs | rt    | 00000 | rd  |   |
| Constant | Opco   | de rs  | rt    | ru    | rd  |   |

**Syntax**: vec\_cmpeq d, a, b

Vectors Used: a, b, d

<u>Description</u>: Compare each element in vector a and the corresponding element in vector b. If the element in vector a equals to the corresponding element in vector b, thebits in the corresponding element in vector d will be set to all 1. Otherwise, the bits in the corresponding element in vector d will be set to all 0



# 7.12 Vector Compare Less-Than (unsigned)

| 31       | 28 27  | 20 19  | 15 14 | 10 9  | 5 4 | 0  |
|----------|--------|--------|-------|-------|-----|----|
| 0111     | 000010 | )11 rs | rt    | 00000 | rd  |    |
| Constant | Opco   | de rs  |       | rt ru |     | rd |

Syntax: vec\_cmpltu d, a, b

Vectors Used: a, b, d

<u>Description</u>: Compare each element in vector a and the corresponding element in vector b. If the element in vector a is less than the corresponding element in vector b, the bits in the corresponding element in vector d will be set to all 1. Otherwise, the bits in the corresponding element in vector d will be set to all 0



#### 7.13 Vector And

| 31       | 28 27  | 20 19  | 15 14 | 10 9  | 5 4 | 0  |
|----------|--------|--------|-------|-------|-----|----|
| 0111     | 000011 | 100 rs | rt    | 00000 | rd  |    |
| Constant | Орсо   | de rs  | r     | t ru  | •   | rd |

**Syntax**: vec\_and d, a, b

Vectors Used: a, b, d

<u>Description</u>: Perform a bitwise-and operation on each element from vector a and vector b, one at a time. The result is stored into the corresponding element of vector d.



| 7.14 Vector Branch if Equal |
|-----------------------------|
|-----------------------------|

| 31       | 28 27 | 20 19    | 15 | 14 1 | 0 9    | 0   |
|----------|-------|----------|----|------|--------|-----|
| 0111     | 0x000 | 01101 rs |    | rt   | offset |     |
| Constant | Opco  | de       | rs | rt   |        | imm |

**Syntax**: vec\_beq a, b, imm

**Vectors Used**: a, b

<u>Description</u>: Compare each element in vector a and the corresponding element in vector b. If each element of a is equal to the corresponding element of b, branch to the address specified by the immediate value. It uses PC offset format to determine the address.



| 31       | 28 27 | 20 19    | 15 | 14 10 | 9 (    | ) |
|----------|-------|----------|----|-------|--------|---|
| 0111     | 0x000 | 01110 rs |    | rt    | offset |   |
| Constant | Opco  | ode      | rs | rt    | im     |   |

**Syntax**: vec\_bne a, b, imm

Vectors Used: a, b

<u>Description</u>: Compare each element in vector a and the corresponding element in vector b. If any element of a isn't equal to the corresponding element of b, branch to the address specified by the immediate value. It uses PC offset format to determine the address.



#### 7.16 Vector Decrypt

| 31       | 28 27  | 20 19  | 15 14 | 10 9  | 5 4 | 0  |
|----------|--------|--------|-------|-------|-----|----|
| 0111     | 000011 | 111 rs | rt    | 00000 | rd  |    |
| Constant | Opco   | de rs  | rt    | ru    | r   | ·d |

**Syntax**: vec\_decry d, a, b

Vectors Used: a, b, d

**Description**: Vectors a and b are unique. a is an eight-element vector of sixteen bytes. b is a four-element vector of eight bytes. Each element of a is decrypted using RSA and stored into the elements of d. p, q, and d are provided by the elements of d.



| 7.17 Vector Encrypt |    |          |    |    |    |    |    |       |   |    |   |
|---------------------|----|----------|----|----|----|----|----|-------|---|----|---|
| 31                  | 28 | 27       | 20 | 19 | 15 | 14 | 10 | 9     | 5 | 4  | 0 |
| 0111                |    | 00010000 |    | rs |    | rt |    | 00000 |   | rd |   |
| Constant            |    | Opcode   |    | rs | ,  | r  | t  | ru    |   | ro | t |

**Syntax**: vec\_encry d, a, b

Vectors Used: a, b, d

**Description**: Vectors d and b are unique. d is an eight-element vector of sixteen bytes. b is a four-element vector of eight bytes. Each element of a is encrypted using RSA and stored into the elements of d. p, q, and e are provided by the elements of d.



#### 7.18 Vector Or

| 31       | 28 27  | 20 19  | 15 14 | 10 9  | 5 4 | 0 |
|----------|--------|--------|-------|-------|-----|---|
| 0111     | 000100 | 001 rs | rt    | 00000 | rd  |   |
| Constant | Opco   | de rs  | rt    | ru    | r   | d |

Syntax: vec\_or d, a, b

Vectors Used: a, b, d

<u>Description</u>: Perform a bitwise-or operation on each element from vector a and vector b, one at a time. The result is stored into the corresponding element of vector d.



# 7.19 Vector Sort Descending

| 31       | 28 27 | 20 19   | 15 | 14    | 10 | 9     | 5 4 | 0 |
|----------|-------|---------|----|-------|----|-------|-----|---|
| 0111     | 00010 | 0010 rs |    | 00000 |    | 00000 | rd  |   |
| Constant | Орс   | ode     | rs | rt    |    | ru    | rd  |   |

Syntax: vec\_sortlow d, a

Vectors Used: a, d

**<u>Description</u>**: Sorts the elements in vector a from greatest value to smallest value. The new sorted vector is stored into vector d.



## 7.20 Vector Sort Ascending

| 31       | 28 27  | 20 19  | 15 14 | 10 9  | 5 4 | 0       |
|----------|--------|--------|-------|-------|-----|---------|
| 0111     | 000100 | )11 rs | 00000 | 00000 | rd  |         |
| Constant | Орсо   | de rs  | rt rt | ru    | rc  | <u></u> |

Syntax: vec\_sorthi d, a

**Vectors Used**: a, d

**<u>Description</u>**: Sorts the elements in vector a from least value to greatest value. The new sorted vector is stored into vector d.



#### 7.21 Vector Subtract Saturated

| 31       | 28 27  | 20 19  | 15 14 | 10 9  | 5 4 | 0 |
|----------|--------|--------|-------|-------|-----|---|
| 0111     | 000011 | 100 rs | rt    | 00000 | rd  |   |
| Constant | Opco   | de rs  |       | rt ru | r   | d |

**Syntax**: vec\_subsu d, a, b

Vectors Used: a, b, c

<u>Description</u>: The element in vector a is subtracted from the element in vector b. The result is stored into the corresponding element of vector d. This is repeated for all eight vectors. If an operation would result in a negative number, zero is stored into d instead.



# E. Summary

A total of 21 SIMD instructions are implemented in this manual.

12 Baseline SIMD instructions and 9 Application Specific instructions.

| Baseline SIMD | Application Specific |
|---------------|----------------------|
| vec_addsu     | vec_and              |
| vec_madd      | vec_beq              |
| vec_mule      | vec_bne              |
| vec_mulo      | vec_decry            |
| vec_msums     | vec_encry            |
| vec_splat     | vec_or               |
| vec_mergel    | vec_sortlow          |
| vec_mergeh    | vec_sortup           |
| vec_pack      | vec_subsu            |
| vec_perm      |                      |
| vec_cmpeq     |                      |
| vec_cmpltu    |                      |

Figure: Enhancement List

# 1. Baseline SIMD Enhancements (Instruction Format)

## 1.1 Vec\_addsu

| 31       | 28 | 27       | 20 | 19 | 15 | 14 | 10 | 9     | 5 | 4  | 0 |
|----------|----|----------|----|----|----|----|----|-------|---|----|---|
| 0111     |    | 00000000 |    | rs |    | rt |    | 00000 |   | rd |   |
| Constant |    | Opcode   |    | rs |    | rt |    | ru    |   | rd |   |

# 1.2 Vec\_madd

| 31       | 28 27 | 20 19  | 15 14 | 10 9 | 5 4 | 0  |
|----------|-------|--------|-------|------|-----|----|
| 0111     | 00000 | 001 rs | rt    | r    | u   | rd |
| Constant | Opco  | ode    | rs    | rt   | ru  | rd |

# 1.3 Vec\_mule

| 31       | 28 | 27       | 20 | 19 | 15 | 14 | 10 | 9     | 5 | 4  | 0 |
|----------|----|----------|----|----|----|----|----|-------|---|----|---|
| 0111     |    | 00000010 |    | rs |    | rt |    | 00000 |   | rd |   |
| Constant |    | Opcode   |    | rs |    | rt |    | ru    |   | rd |   |

# 1.4 Vec\_mulo

| 31       | 28 27  | 20 19 | 15 14 | 10 9  | 5 4 | 0 |
|----------|--------|-------|-------|-------|-----|---|
| 0111     | 000000 | 11 rs | rt    | 00000 | rd  |   |
| Constant | Opcod  | de rs | 1 6   | rt ru | r   | d |

# 1.5 Vec\_msums

| 31       | 28 27 | 20    | 19 | 15 14 | 10 9 | 5 4 | 0 |
|----------|-------|-------|----|-------|------|-----|---|
| 0111     | 000   | 00100 | rs | rt    | ru   | rd  |   |
| Constant | Or    | code  | rs | rt    | ru   | ro  | d |

# 1.6 Vec\_splat

| 31       | 28 | 27       | 20 | 19 | 15 | 14 | 10 | 9     | 5 | 4  | 0 |
|----------|----|----------|----|----|----|----|----|-------|---|----|---|
| 0111     |    | 00000101 |    | rs |    | rt |    | 00000 |   | rd |   |
| Constant |    | Opcode   |    | rs |    | rl |    | ru    |   | rd | • |

# 1.7 Vec\_mergel

| 31       | 28 27 | 20 19  | 15 14 | 10 9 | 5 4    | 0  |
|----------|-------|--------|-------|------|--------|----|
| 0111     | 00000 | 110 rs | rt    | 000  | 000 rd |    |
| Constant | Onco  | de     | re    | rt   | ru     | rd |

# 1.8 Vec\_mergeh

| 31       | 28 27 | 20 ′ | 19 | 15 14 | 10 9 | 5 4  | 0  |
|----------|-------|------|----|-------|------|------|----|
| 0111     | 00000 | 0111 | rs | rt    | 0000 | 0 rd |    |
| Constant | Opc   | ode  | rs | rt    | r    | u    | rd |

# 1.9 Vec\_pack

| 31       | 28 27  | 20 19 | 15 14 | 10 9  | 5 4      | 0  |
|----------|--------|-------|-------|-------|----------|----|
| 0111     | 000010 | 00 rs | rt    | 00000 | rd       |    |
| Constant | Opcod  | de rs | r r   | t ru  | <u>.</u> | rd |

# 1.10 Vec\_perm

| 31       | 28 | 27       | 20 | 19 | 15 | 14 | 10 | 9  | 5 | 4  | 0 |
|----------|----|----------|----|----|----|----|----|----|---|----|---|
| 0111     |    | 00001001 |    | rs |    | rt |    | ru |   | rd |   |
| Constant |    | Opcode   | u  | rs |    | rt |    | ru |   | rd |   |

# 1.11 Vec\_cmpeq

| 31       | 28 27 | 20 19   | 15 14 | 10 9 | 9 5   | 4 0 |
|----------|-------|---------|-------|------|-------|-----|
| 0111     | 0000  | 1010 rs | rt    |      | 00000 | rd  |
| Constant | Opc   | ode     | rs    | rt   | ru    | rd  |

# 1.12 Vec\_cmpltu

| 31       | 28 | 27       | 20 | 19 | 15 | 14 | 10 | 9     | 5 | 4  | 0 |
|----------|----|----------|----|----|----|----|----|-------|---|----|---|
| 0111     |    | 00001011 |    | rs |    | rt |    | 00000 |   | rd |   |
| Constant |    | Opcode   |    | rs |    | rt |    | ru    |   | rd | , |

# 2. Application Specific Enhancements (Instruction Format)

# 2.1 Vec\_and

| 31       | 28 27 | 20 19  | 15 14 | 10 9 | 5 4   | 0  |
|----------|-------|--------|-------|------|-------|----|
| 0111     | 00001 | 100 rs | rt    | (    | 00000 | rd |
| Constant | Орсо  | de r   | S     | rt   | ru    | rd |

## 2.2 Vec\_beq

| 31       | 28 27 | 20      | 19 | 15 | 14 | 10 | 9      |     | 0 |
|----------|-------|---------|----|----|----|----|--------|-----|---|
| 0111     | 0x00  | 0001101 | rs |    | rt |    | offset |     |   |
| Constant | Op    | code    | rs | •  | rt | •  |        | imm | - |

## 2.3 Vec\_bne



# 2.4 Vec\_decry

| 31       | 28 27  | 20 19 | 15 14                                        | 10 9  | 5 4 | 0 |
|----------|--------|-------|----------------------------------------------|-------|-----|---|
| 0111     | 000011 | 11 rs | rt                                           | 00000 | rd  |   |
| Constant | Opcod  | de rs | <u>.                                    </u> | rt ru | r   | d |

# 2.5 Vec\_encry

| 31       | 28 27 | 20 19  | 15 14 | 10 9 | 9 5   | 4 0 |
|----------|-------|--------|-------|------|-------|-----|
| 0111     | 00010 | 000 rs | rt    |      | 00000 | rd  |
| Constant | Opco  | ode    | rs    | rt   | ru    | rd  |

# 2.6 Vec\_or

| 31       | 28 | 27       | 20 | 19 | 15 | 14 | 10 | 9     | 5 | 4  | 0        |
|----------|----|----------|----|----|----|----|----|-------|---|----|----------|
| 0111     |    | 00010001 |    | rs |    | rt |    | 00000 |   | rd |          |
| Constant |    | Opcode   |    | rs |    | rt |    | ru    |   | rd | <u>'</u> |

# 2.7 Vec\_sortlow

| 31       | 28 | 27       | 20 | 19 | 15 | 14    | 10 | 9     | 5 | 4  | 0 |
|----------|----|----------|----|----|----|-------|----|-------|---|----|---|
| 0111     |    | 00010010 |    | rs |    | 00000 |    | 00000 |   | rd |   |
| Constant |    | Opcode   |    | rs |    | rt    |    | ru    |   | rd |   |

# 2.8 Vec\_sortup

| 31       | 28 | 27       | 20          | 19 | 15 | 14    | 10 | 9     | 5 | 4  | 0        |
|----------|----|----------|-------------|----|----|-------|----|-------|---|----|----------|
| 0111     |    | 00010011 |             | rs |    | 00000 |    | 00000 |   | rd |          |
| Constant |    | Opcode   | L. Carlotte | rs |    | rt    |    | ru    |   | rd | <u> </u> |

# 2.9 Vec\_subsu

| 31       | 28 | 27       | 20 | 19 | 15 | 14 | 10 | 9     | 5 | 4  | 0 |
|----------|----|----------|----|----|----|----|----|-------|---|----|---|
| 0111     |    | 00001100 |    | rs |    | rt |    | 00000 |   | rd |   |
| Constant |    | Opcode   |    | rs |    | rt |    | ru    |   | rd |   |

# III. MIPS Implementation / Verification with Annotation

## A. Source code

Listed below are the source codes of all the MIPS coded modules for all components from which the processor is constructed.

| Baseline SIMD | Application Specific |
|---------------|----------------------|
| vec_addsu     | vec_and              |
| vec_madd      | vec_beq              |
| vec_mule      | vec_bne              |
| vec_mulo      | vec_decry            |
| vec_msums     | vec_encry            |
| vec_splat     | vec_or               |
| vec_mergel    | vec_sortlow          |
| vec_mergeh    | vec_sortup           |
| vec_pack      | vec_subsu            |
| vec_perm      |                      |
| vec_cmpeq     |                      |
| vec_cmpltu    |                      |

Figure: Enhancement List

#### 1. Baseline SIMD Enhancements

#### 1.1 Vec\_addsu

```
#****************************
# File name:
                    vec_addsu.asm
# Version:
                    1.0
# Date:
                    November 12, 2018
# Programmer:
                    Ellen Burger
# Description:
                    Code implementing the instruction 'vec_addsu d, a, b' into MIPS
                    architecture. D,A, and B are 8-byte vectors with 2-byte wide
#
                    elements. The upper and lower halves of each vector are split between
                    two registers. The instruction adds each element from A and B and
#
                    stores it into the corresponding element in vector D.
                    $t0 - contains the upper half of vector A
# Register usage:
                    $t1 - contains the lower half of vector A
                    $t2 - contains the upper half of vector B
                    $t3 - contains the lower half of vector B
                    $t4 - contains vector A's two bytes that are being added, then receives
                   the sum to be stored into vector D. Set to 0xff if the sum causes
                   overflow
                    $t5 - contains vector B's two bytes that are being added
                    $s0 - contains the upper half of vector D
#
                    $s1 - contains the lower half of vector D
#
                    $a0 - set to 0 if there is a sum overflow
                    $ra - holds the return address
#**********************************
# Main code segment
.text
.globl main
                                        # load the lower half of vector A into t0
main: li
                    $t0, 0x233C475D
                    $t1, 0x087F196F
                                        # load the upper half of vector A into t1
                    $t2, 0x981963C5
                                        # load the lower half of vector B into t2
                    $t3, 0x5E80B36E
                                        # load the upper half of vector B into t3
```

```
Upper half of the vectors
       srl
                      $t4, $t0, 24
                                            # shift t4 and t5 right to gain their first
                                            #elements
       srl
                      $t5, $t2, 24
                                            # add elements and store the result in t4
       add
                      $t4, $t4, $t5
                      Check
                                            # jump to subroutine to check for overflow
       jal
                                            # store sum into s0, the destination vector D
                      $s0, $t4, $zero
       add
                      $s0, $s0, 8
                                            # shift the bytes twice to make room for the next
       sll
                      $t4, $t0, 8
                                            # shift t4 and t5 left then right to gain their
       sll
                                            # 2nd elements
       sll
                      $t5, $t2, 8
       srl
                      $t4, $t4, 24
       srl
                      $t5, $t5, 24
                      $t4, $t4, $t5
                                            # add elements and store the result in t4
       add
                      Check
                                            # jump to subroutine to check for overflow
       jal
                                            # store sum into s0, the destination vector D
       add
                      $s0, $s0, $t4
                      $s0, $s0, 8
                                            # shift the bytes twice to make room for the next
       sll
                                            # sum
       sll
                      $t4, $t0, 16
                                            # shift t4 and t5 left then right to gain their
                                            # 3rd elements
       sll
                      $t5, $t2, 16
       srl
                      $t4, $t4, 24
       srl
                      $t5, $t5, 24
                      $t4, $t4, $t5
                                            # add elements and store the result in t4
       add
                      Check
                                            # jump to subroutine to check for overflow
       jal
                                            # store sum into s0, the destination vector D
       add
                      $s0, $s0, $t4
       sll
                      $s0, $s0, 8
                                            # shift the bytes twice to make room for the next
                                            # sum
       sll
                      $t4, $t0, 24
                                            # shift t4 and t5 left then right to gain their
                                            # 4th elements
       sll
                      $t5, $t2, 24
       srl
                      $t4, $t4, 24
                      $t5, $t5, 24
       srl
                                            # add elements and store the result in t4
       add
                      $t4, $t4, $t5
                      Check
                                            # jump to subroutine to check for overflow
       jal
       add
                      $s0, $s0, $t4
                                            # store sum into s0, the destination vector D
       Lower half of the vectors
#
       srl
                      $t4, $t1, 24
                                            # shift t4 and t5 right to gain their fifth
                                            # elements
       srl
                      $t5, $t3, 24
                                            # add elements and store the result in t4
       add
                      $t4, $t4, $t5
       jal
                      Check
                                            # jump to subroutine to check for overflow
       add
                      $s1, $t4, $zero
                                            # store sum into s1, the destination vector D
                                            # shift the bytes twice to make room for the next
       sll
                      $s1, $s1, 8
```

```
# sum
       sll
                      $t4, $t1, 8
                                            # shift t4 and t5 left then right to gain their
                                            # 6th elements
                      $t5, $t3, 8
       sll
       srl
                      $t4, $t4, 24
                      $t5, $t5, 24
       srl
                                            # add elements and store the result in t4
       add
                      $t4, $t4, $t5
                                            # jump to subroutine to check for overflow
       jal
                      Check
                      $s1, $s1, $t4
                                            # store sum into s1, the destination vector D
       add
       sll
                      $s1, $s1, 8
                                            # shift the bytes twice to make room for the next
                                            # shift t4 and t5 left then right to gain their
       sll
                      $t4, $t1, 16
                                            # 7th elements
       sll
                      $t5, $t3, 16
                      $t4, $t4, 24
       srl
       srl
                      $t5, $t5, 24
       add
                      $t4, $t4, $t5
                                            # add elements and store the result in t4
                                            # jump to subroutine to check for overflow
       jal
                      Check
       add
                      $s1, $s1, $t4
                                            # store sum into s1, the destination vector D
                      $s1, $s1, 8
                                            # shift the bytes twice to make room for the next
       sll
                                            # sum
       sll
                      $t4, $t1, 24
                                            # shift t4 and t5 left then right to gain their
                                            # 8th elements
       sll
                      $t5, $t3, 24
                      $t4, $t4, 24
       srl
       srl
                      $t5, $t5, 24
       add
                      $t4, $t4, $t5
                                            # add elements and store the result in t4
       jal
                      Check
                                            # jump to subroutine to check for overflow
                                            # store sum into s1, the destination vector D
       add
                      $s1, $s1, $t4
       Function code for exit
exit:
       ori
                      $v0, $zero, 10
       syscall
       Subroutine to check for overflow
Check: slti
                      $a0, $t4, 0xFF
                                            # check if t4 is greater than 0xFF causing
                                            # overflow
       bne
                      $a0, $zero, End
                                            # exits subroutine if not
                                            # sets $t4 to 0xFF is there's overflow
       addi
                      $t4, $zero, 0xFF
                                            # return to main routine
End:
       jr
                      $ra
```

#### 1.2 Vec\_madd

```
#*****************************
# File name:
                    vec madd.asm
# Version:
                    1.0
# Date:
                    November 12, 2018
                    Ellen Burger
# Programmer:
# Description:
                    Code implementing the instruction 'vec_madd d, a, b, c' into
                    MIPS architecture.
                     D, A, B, and C are 8-byte vectors with 2-byte wide elements. The upper
                     and lower halves of each vector are split between two registers. The
                     instruction multiplies the first elements from A and B then adds the
                     product with the element in C, then stores it into the corresponding
#
                     element in vector D. This is repeated for all eight elements.
# Register usage:
                    $t0 - contains the upper half of vector A
                    $t1 - contains the lower half of vector A
                    $t2 - contains the upper half of vector B
                    $t3 - contains the lower half of vector B
                    $t4 - contains the lower half of vector C
                    $t5 - contains the upper half of vector C
                    $t6 - contains vector A's two bytes that are being multiplied. It holds
                    the final sum of the operations and stores into vector D
                    $t7 - contains vector B's two bytes that are being multiplied. It then
#
                    holds the element in vector C in the latter half of each operation
                    $s0 - contains the upper half of vector D
                    $s1 - contains the lower half of vector D
                    $a0 - set to 0 if there is a sum overflow
                    $ra - holds the return address
#********************************
# Main code segment
.text
.globl main
main: li
                    $t0, 0x120C1A0D
                                                # load the lower half of vector A into t0
      li
                    $t1, 0x23051912
                                                # load the upper half of vector A into t1
      li
                    $t2, 0x3D0C104D
                                                # load the lower half of vector B into t2
      li
                    $t3, 0x057F192B
                                                # load the upper half of vector B into t3
```

```
li
                                             # load the lower half of vector C into t8
               $t4, 0x60091B05
li
               $t5, 0x501E0660
                                             # load the upper half of vector C into t9
Upper half of the vectors
srl
               $t6, $t0, 24
                                     # shift t6 and t7 right to gain their first
                                     # elements
srl
               $t7, $t2, 24
mult
               $t6, $t7
                                     # multiply elements
                                     # store the result into t6
mflo
               $t6
                                     # shift t7 to gain C's first element
               $t7, $t4, 24
srl
add
               $t6, $t6, $t7
                                     # add the product to t7
                                     # jump to subroutine to check for overflow
jal
               Check
add
               $s0, $s0, $t6
                                     # store sum into s0, the destination vector D
sll
               $s0, $s0, 8
                                     # shift the bytes two times to make room for the
                                     # next sum
sll
               $t6, $t0, 8
                                     # shift t6 and t7 left then right to gain their
                                     # second elements
sll
               $t7, $t2, 8
srl
               $t6, $t6, 24
srl
               $t7, $t7, 24
mult
               $t6, $t7
                                     # multiply elements
                                     # store the result into t6
mflo
               $t6
sll
               $t7, $t4, 8
srl
               $t7, $t7, 24
                                     # shift t7 to gain C's second element
               $t6, $t6, $t7
                                     # add the product to t7
add
                                     # jump to subroutine to check for overflow
jal
               Check
                                     # store sum into s0, the destination vector D
add
               $s0, $s0, $t6
sll
               $s0, $s0, 8
                                     # shift the bytes two times to make room for the
                                     # shift t6 and t7 left then right to gain their
sll
               $t6, $t0, 16
                                     # third elements
sll
               $t7, $t2, 16
               $t6, $t6, 24
srl
srl
               $t7, $t7, 24
               $t6, $t7
                                     # multiply elements
mult
                                     # store the result into t6
mflo
               $t6
               $t7, $t4, 16
sll
               $t7, $t7, 24
                                     # shift t7 to gain C's third element
srl
add
               $t6, $t6, $t7
                                     # add the product to t7
jal
               Check
                                     # jump to subroutine to check for overflow
               $s0, $s0, $t6
                                     # store sum into s0, the destination vector D
add
sll
               $s0, $s0, 8
                                     # shift the bytes two times to make room for the
                                     # next sum
sll
               $t6, $t0, 24
                                     # shift t6 and t7 left then right to gain their
                                     # fourth elements
sll
               $t7, $t2, 24
srl
               $t6, $t6, 24
               $t7, $t7, 24
srl
```

```
# multiply elements
mult
               $t6, $t7
mflo
               $t6
                                     # store the result into t6
sll
               $t7, $t4, 24
               $t7, $t7, 24
srl
                                     # shift t7 to gain C's fourth element
add
               $t6, $t6, $t7
                                     # add the product to t7
                                     # jump to subroutine to check for overflow
jal
               Check
                                     # store sum into s0, the destination vector D
               $s0, $s0, $t6
add
Lower half of the vectors
               $t6, $t1, 24
srl
                                     # shift t6 and t7 right to gain their fifth
                                     # elements
srl
               $t7, $t3, 24
                                     # multiply elements
mult
               $t6, $t7
mflo
               $t6
                                     # store the result into t6
srl
               $t7, $t5, 24
                                     # shift t7 to gain C's fifth element
                                     # add the product to t7
add
               $t6, $t6, $t7
jal
               Check
                                     # jump to subroutine to check for overflow
                                     # store sum into s1, the destination vector D
add
               $s1, $s1, $t6
sll
               $s1, $s1, 8
                                     # shift the bytes two times to make room for the
sll
               $t6, $t1, 8
                                     # shift t6 and t7 left then right to gain their
                                     # sixth elements
sll
               $t7, $t3, 8
srl
               $t6, $t6, 24
srl
               $t7, $t7, 24
               $t6, $t7
                                     # multiply elements
mult
                                     # store the result into t6
mflo
               $t6
               $t7, $t5, 8
sll
srl
               $t7, $t7, 24
                                     # shift t7 to gain C's sixth element
                                     # add the product to t7
add
               $t6, $t6, $t7
               Check
                                     # jump to subroutine to check for overflow
jal
               $s1, $s1, $t6
                                     # store sum into s1, the destination vector D
add
sll
               $s1, $s1, 8
                                     # shift the bytes two times to make room for the
                                     # next sum
sll
               $t6, $t1, 16
                                     # shift t6 and t7 left then right to gain their
                                     # seventh elements
sll
               $t7, $t3, 16
               $t6, $t6, 24
srl
srl
               $t7, $t7, 24
mult
               $t6, $t7
                                     # multiply elements
mflo.
               $t6
                                     # store the result into t6
               $t7, $t5, 16
sll
                                     # shift t7 to gain C's seventh element
srl
               $t7, $t7, 24
add
               $t6, $t6, $t7
                                     # add the product to t7
                                     # jump to subroutine to check for overflow
jal
               Check
add
               $s1, $s1, $t6
                                     # store sum into s1, the destination vector D
sll
               $s1, $s1, 8
                                     # shift the bytes two times to make room for the
```

```
# next sum
       sll
                      $t6, $t1, 24
                                            # shift t6 and t7 left then right to gain their
                                            # eighth elements
       sll
                      $t7, $t3, 24
       srl
                      $t6, $t6, 24
       srl
                      $t7, $t7, 24
       mult
                      $t6, $t7
                                            # multiply elements
       mflo
                                            # store the result into t6
                      $t6
       sll
                      $t7, $t5, 24
                      $t7, $t7, 24
                                            # shift t7 to gain C's eighth element
       srl
       add
                      $t6, $t6, $t7
                                            # add the product to t7
       jal
                      Check
                                            # jump to subroutine to check for overflow
       add
                      $s1, $s1, $t6
                                            # store sum into s1, the destination vector D
       Function code for exit
exit: ori
                      $v0, $zero, 10
       syscall
       Subroutine to check for overflow
Check: slti
                      $a0, $t6, 0xFF
                                            # check if t6 is greater than 0xFF causing
                                            # overflow
       bne
                      $a0, $zero, End
                                            # exits subroutine if not
                      $t6, $t6, 24
                                            # shifts t6 left then right so only the two least
       sll
                                            # significant bits are present if so
                      $t6, $t6, 24
       srl
End:
       jr
                                            # return to main routine
                      $ra
```

#### 1.3 Vec\_mule

```
#*****************************
# File name:
                    vec mule.asm
# Version:
                    1.0
# Date:
                    November 12, 2018
# Programmer:
                    Ellen Burger
# Description:
                    Code implementing the instruction 'vec_mule d, a, b' into MIPS
                     architecture. A, B, and C are 8-byte vectors with 2-byte wide elements,
                     and D has 4-byte wide elements. The upper and lower halves of each
                     vector are split between two registers. The instruction multiplies the
                     even-numbered element positions of A and B and stores the 16-bit
#
                     product into vector D.
#
# Register usage:
                    $t0 - contains the upper half of vector A
#
                    $t1 - contains the lower half of vector A
                    $t2 - contains the upper half of vector B
#
                    $t3 - contains the lower half of vector B
                    $t4 - contains vector A's two bytes that are being multiplied, handling
                     the even-numbered element positions. It holds the product and stores it
                    into vector D.
                    $t5 - contains vector B's two bytes that are being multiplied, handling
#
                    the even-numbered element positions.
#
                    $s0 - contains the upper half of vector D
#
                    $s1 - contains the lower half of vector D
#
                    $a0 - set to 0 if there is a product overflow
#
                    $a1 - # set to 0xFFFF to check for overflows
                    $ra - holds the return address
#**********************************
# Main code segment
.text
.globl main
main: li
                    $t0, 0xAEE95AE0
                                         # load the lower half of vector A into t0
      li
                    $t1, 0xF080CC66
                                         # load the upper half of vector A into t1
      1i
                    $t2, 0x33146170
                                         # load the lower half of vector B into t2
      li
                    $t3, 0x609888AB
                                         # load the upper half of vector B into t3
      1i
                    $a1. 0xFFFF
                                         # set a1 to 0xFFFF
      Upper half of the vectors
```

```
srl
                                            # shift t4 and t5 right to gain their first
                      $t4, $t0, 24
elements
       srl
                      $t5, $t2, 24
       mult
                      $t4, $t5
                                            # multiply elements
                                            # store the result into t4
       mflo
                      $t4
                      Check
                                            # jump to subroutine to check for overflow
       jal
                                            # store product into s0, the destination vector D
                      $s0, $s0, $t4
       add
       s11
                      $s0, $s0, 16
                                            # shift the bytes four times to make room for the
                                            # next sum
       sll
                      $t4, $t0, 16
                                            # shift t4 and t5 left then right to gain their
                                            # third elements
                      $t5, $t2, 16
       sll
       srl
                      $t4, $t4, 24
       srl
                      $t5, $t5, 24
       mult
                      $t4, $t5
                                            # multiply elements
       mflo
                                            # store the result into t4
                      $t4
                                            # jump to subroutine to check for overflow
       jal
                      Check
                                            # store product into s0, the destination vector D
       add
                      $s0, $s0, $t4
       Lower half of the vectors
                      $t4, $t1, 24
       srl
                                            # shift t4 and t5 right to gain their fifth
                                            # elements
       srl
                      $t5, $t3, 24
                                            # multiply elements
       mult
                      $t4, $t5
       mflo
                      $t4
                                            # store the result into t4
                                            # jump to subroutine to check for overflow
       jal
                      Check
                                            # store product into s1, the destination vector D
                      $s1, $s1, $t4
       add
       sll
                      $s1, $s1, 16
                                            # shift the bytes four times to make room for the
                                            # next sum
       sll
                      $t4, $t1, 16
                                            # shift t4 and t5 left then right to gain their
                                            # seventh elements
       sll
                      $t5, $t3, 16
       srl
                      $t4, $t4, 24
                      $t5, $t5, 24
       srl
                                            # multiply elements
       mult
                      $t4, $t5
       mflo
                      $t4
                                            # store the result into t4
       jal
                      Check
                                            # jump to subroutine to check for overflow
                                            # store product into s1, the destination vector D
       add
                      $s1, $s1, $t4
       Function code for exit
exit:
                      $v0, $zero, 10
      ori
       syscall
       Subroutine to check for overflow
Check: slt
                      $a0, $t4, $a1
                                            # check if t4 is greater than 0xFFFF causing
```

# overflow

bne \$a0, \$zero, End # exits subroutine if not

add \$t4, \$zero, \$a1 # sets \$t4 to 0xFFFF is there's overflow

End: jr \$ra # return to main routine

#### 1.4 Vec\_mulo

```
#****************************
# File name:
                    vec mulo.asm
# Version:
                    1.0
# Date:
                    November 12, 2018
# Programmer:
                    Ellen Burger
# Description:
                    Code implementing the instruction 'vec_mulo d, a, b' into MIPS
                    architecture. A, B, and C are 8-byte vectors with 2-byte wide elements,
                    and D has 4-byte wide elements. The upper and lower halves of each
                    vector are split between two registers. The instruction multiplies the
                    odd-numbered element positions of A and B and stores the 16-bit product
#
                    into vector D.
#
# Register usage:
                    $t0 - contains the upper half of vector A
#
                    $t1 - contains the lower half of vector A
#
                    $t2 - contains the upper half of vector B
                    $t3 - contains the lower half of vector B
                    $t4 - contains vector A's two bytes that are being multiplied, handling
                    the odd-numbered element positions. It holds the product and stores it
                    into vector D.
                    $t5 - contains vector B's two bytes that are being multiplied, handling
#
                    the odd-numbered element positions.
                    $s0 - contains the upper half of vector D
                    $s1 - contains the lower half of vector D
#
#
                    $a0 - set to 0 if there is a product overflow
#
                    $a1 - # set to 0xFFFF to check for overflows
                    $ra - holds the return address
#*****************************
# Main code segment
.text
.globl main
main: li
                    $t0, 0xAEE95AE0
                                         # load the lower half of vector A into t0
      li
                    $t1, 0xF080CC66
                                         # load the upper half of vector A into t1
      1i
                    $t2, 0x33146170
                                         # load the lower half of vector B into t2
      li
                    $t3, 0x609888AB
                                         # load the upper half of vector B into t3
      1i
                    $a1, 0xFFFF
                                         # set a1 to 0xFFFF
```

```
Upper half of the vectors
       sll
                      $t4, $t0, 8
                                            # shift t4 and t5 left then right to gain their
                                            # second elements
       s11
                      $t5, $t2, 8
       srl
                      $t4, $t4, 24
       srl
                      $t5, $t5, 24
                      $t4, $t5
                                            # multiply elements
       mult
                                            # store the result into t4
       mflo
                      $t4
                                            # jump to subroutine to check for overflow
       jal
                      Check
                                            # store product into s0, the destination vector D
                      $s0, $s0, $t4
       add
       sll
                      $s0, $s0, 16
                                            # shift the bytes four times to make room for the
                                            # next sum
       sll
                      $t4, $t0, 24
                                            # shift t4 and t5 left then right to gain their
                                            # fourth elements
       sll
                      $t5, $t2, 24
                      $t4, $t4, 24
       srl
       srl
                      $t5, $t5, 24
       mult
                      $t4, $t5
                                            # multiply elements
       mflo
                      $t4
                                            # store the result into t4
                      Check
                                            # jump to subroutine to check for overflow
       ial
                                            # store product into s0, the destination vector D
       add
                      $s0, $s0, $t4
#
       Lower half of the vectors
       sll
                      $t4, $t1, 8
                                            # shift t4 and t5 left then right to gain their
                                            # sixth elements
       sll
                      $t5, $t3, 8
                      $t4, $t4, 24
       srl
       srl
                      $t5, $t5, 24
       mult
                      $t4, $t5
                                            # multiply elements
       mflo
                      $t4
                                            # store the result into t4
                                            # jump to subroutine to check for overflow
       ial
                      Check
                                            # store product into s1, the destination vector D
       add
                      $s1, $s1, $t4
       sll
                      $s1, $s1, 16
                                            # shift the bytes four times to make room for the
                                            # next sum
       sll
                      $t4, $t1, 24
                                            # shift t4 and t5 left then right to gain their
                                            # eighth elements
       sll
                      $t5, $t3, 24
       srl
                      $t4, $t4, 24
       srl
                      $t5, $t5, 24
       mult.
                      $t4, $t5
                                            # multiply elements
       mflo
                      $t4
                                            # store the result into t4
       jal
                                            # jump to subroutine to check for overflow
                      Check
                                            # store product into s1, the destination vector D
       add
                      $s1, $s1, $t4
       Function code for exit
exit:
                      $v0, $zero, 10
       syscall
```

#### 1.5 Vec\_msums

```
#*****************************
# File name:
                    vec msums.asm
# Version:
                    1.0
# Date:
                    November 12, 2018
# Programmer:
                    Ellen Burger
# Description:
                    Code implementing the instruction 'vec_msums d, a, b, c' into MIPS
                    architecture.A, B, and C are 8-byte vectors with 2-byte wide elements,
                    and D has 4-byte wide elements. The upper and lower halves of each
                    vector are split between two registers. The instruction multiplies the
                    first and second elements from A and B then adds them together with the
#
                    element in C, then stores it into the corresponding element in vector D.
#
# Register usage:
                    $t0 - contains the upper half of vector A
#
                    $t1 - contains the lower half of vector A
#
                    $t2 - contains the upper half of vector B
                    $t3 - contains the lower half of vector B
                    $t4 - contains the lower half of vector C
                    $t5 - contains the upper half of vector C
                    $t6 - contains vector A's two bytes that are being multiplied, handling
                    the even-numbered element positions. It holds the final sum of the
                    operation and stores into vector D
                    $t7 - contains vector B's two bytes that are being multiplied, handling
                    the even-numbered element positions. It also holds vector C's
#
                    even-numbered elements
                    $t8 - contains vector A's two bytes that are being multiplied, handling
                    the odd-numbered element positions
                    $t9 - contains vector B's two bytes that are being multiplied, handling
                    The odd-numbered element positions
                    \$s0 - contains the upper half of vector D
                    $s1 - contains the lower half of vector D
#
                    $a0 - set to 0 if there is a sum overflow
                    $a1 - # set to 0xFFFF to check for overflows
#
                    $ra - holds the return address
#********************************
# Main code segment
.text
.globl main
```

```
$t0, 0x230CF14D
                                            # load the lower half of vector A into t0
main: li
       li
                      $t1, 0x5C7F191A
                                            # load the upper half of vector A into t1
       li
                      $t2, 0xA30C5BFD
                                            # load the lower half of vector B into t2
       li
                      $t3, 0xC5FFC9EE
                                            # load the upper half of vector B into t3
                                            # load the lower half of vector C into t8
       li
                      $t4, 0x609E19F7
       1i
                      $t5, 0x45670766
                                            # load the upper half of vector C into t9
                      $a1, 0xFFFF
                                            # set a1 to 0xFFFF
       li
       Upper half of the vectors
                      $t6, $t0, 24
       srl
                                            # shift t6 and t7 right to gain their first
                                            # #elements
       srl
                      $t7, $t2, 24
       mult
                      $t6, $t7
                                            # multiply elements
       mflo
                      $t6
                                            # store the result into t6
       sll
                      $t8, $t0, 8
                                            # shift t8 and t9 left then right to gain their
                                            # second elements
       sll
                      $t9, $t2, 8
       srl
                      $t8, $t8, 24
       srl
                      $t9, $t9, 24
                      $t8, $t9
                                            # add elements and store the result in t8
       mult
                                            # store the result into t8
       mflo
                      $t8
       add
                      $t6, $t6, $t8
                                            # add the two products
                                            # shift t7 to gain C's first element
       srl
                      $t7, $t4, 16
                      $t6, $t6, $t7
                                            # add the sum of the products to t7
       add
                                            # jump to subroutine to check for overflow
       jal
                      Check
                                            # store sum into s0, the destination vector D
       add
                      $s0, $s0, $t6
       sll
                      $s0, $s0, 16
                                            # shift the bytes four times to make room for the
                                            # next sum
       sll
                      $t6, $t0, 16
                                            # shift t6 and t7 left then right to gain their
                                            #third elements
       sll
                      $t7, $t2, 16
       srl
                      $t6, $t6, 24
                      $t7, $t7, 24
       srl
                      $t6, $t7
                                            # multiply elements
       mult
                                            # store the result into t6
       mflo
                      $t6
       sll
                      $t8, $t0, 24
                                            # shift t8 and t9 left then right to gain their
                                            # fourth elements
       s11
                      $t9, $t2, 24
       srl
                      $t8, $t8, 24
                      $t9, $t9, 24
       srl
                                            # add elements and store the result in t8
       mult
                      $t8, $t9
                                            # store the result into t8
       mflo
                      $t8
       add
                      $t6, $t6, $t8
                                            # add the two products
       sll
                      $t7, $t4, 16
                                            # shift t7 left then right to gain C's second
```

```
# element
       srl
                      $t7, $t7, 16
       add
                      $t6, $t6, $t7
                                            # add the sum of the products to t7
       ial
                      Check
                                            # jump to subroutine to check for overflow
                                            # store sum into s0, the destination vector D
       add
                      $s0, $s0, $t6
       Lower half of the vectors
                      $t6, $t1, 24
                                            # shift t6 and t7 right to gain their fifth
       srl
                                            # elements
                      $t7, $t3, 24
       srl
       mult
                      $t6, $t7
                                            # multiply elements
       mflo
                      $t6
                                            # store the result into t6
                                            # shift t8 and t9 left then right to gain their
       sll
                      $t8, $t1, 8
                                            # sixth elements
       sll
                      $t9, $t3, 8
                      $t8, $t8, 24
       srl
       srl
                      $t9, $t9, 24
       mult
                      $t8, $t9
                                            # add elements and store the result in t8
       mflo
                      $t8
                                            # store the result into t8
                      $t6, $t6, $t8
                                            # add the two products
       add
       srl
                      $t7, $t5, 16
                                            # shift t7 to gain C's second element
       add
                      $t6, $t6, $t7
                                            # add the sum of the products to t7
                                            # jump to subroutine to check for overflow
                      Check
       jal
                      $s1, $s1, $t6
                                            # store sum into s1, the destination vector D
       add
       sll
                      $s1, $s1, 16
                                            # shift the bytes four times to make room for the
                                            # next sum
       sll
                      $t6, $t1, 16
                                            # shift t6 and t7 left then right to gain their
                                            # seventh elements
       sll
                      $t7, $t3, 16
       srl
                      $t6, $t6, 24
       srl
                      $t7, $t7, 24
                      $t6, $t7
       mult
                                            # multiply elements
                                            # store the result into t6
       mflo
                      $t6
       sll
                      $t8, $t1, 24
                                            # shift t8 and t9 left then right to gain their
                                            # eighth elements
                      $t9, $t3, 24
       sll
       srl
                      $t8, $t8, 24
                      $t9, $t9, 24
       srl
                      $t8, $t9
                                            # add elements and store the result in t8
       mult
                                            # store the result into t8
       mflo
                      $t8
       add
                      $t6, $t6, $t8
                                            # add the two products
       sll
                      $t7, $t5, 16
                                            # shift t7 left then right to gain C's fourth
element
```

```
$t7, $t7, 16
       srl
                      $t6, $t6, $t7
                                           \# add the sum of the products to t7
       add
       jal
                      Check
                                            # jump to subroutine to check for overflow
                     $s1, $s1, $t6
                                            \# store sum into s1, the destination vector D
       add
       Function code for exit
exit: ori
                      $v0, $zero, 10
       syscall
       Subroutine to check for overflow
Check: slt
                     $a0, $t6, $a1
                                            # check if t6 is greater than 0xFFFF causing
                                            # overflow
                      $a0, $zero, End
                                            # exits subroutine if not
       bne
                                            # sets $t6 to 0xFFFF is there's overflow
       add
                      $t6, $zero, $a1
End:
                                            # return to main routine
       jr
                      $ra
```

#### 1.6 Vec\_splat

```
#*******************************
# File name:
                    vec_splat.asm
# Version:
                    1.0
# Date:
                    November 12, 2018
                    Ellen Burger
# Programmer:
                    Code implementing the instruction 'vec_splat d, a, b' into MIPS
# Description:
                    architecture. D, A, and B are 8-byte vectors with 2-byte wide
#
                    elements. The upper and lower halves of each vector are split
                    between two registers. The instruction reads vector B and uses
                    its value to select an element from vector A, which is then
                    placed into each element of vector D.
# Register usage:
                    $t0 - contains the upper half of vector A
                    $t1 - contains the lower half of vector A
#
#
                    $t2 - contains the upper half of vector B
#
                    $t3 - contains the lower half of vector B, the position of vector A to
#
                    $t4 - contains the element of vector A being splatted
                    $t5 - used as a loop counter
                    $t6 - used as a loop counter
                    $s0 - contains the upper half of vector D
#
                    $s1 - contains the lower half of vector D
                    $a0 - set to 0 if the vector B goes beyond the vector range, then used
                    as part of loop counters
                    $ra - holds the return address
# Main code segment
.text
.globl main
                                        # load the lower half of vector A into t0
main: li
                    $t0, 0x230C124D
      li
                    $t1, 0x057F192A
                                        # load the upper half of vector A into t1
      li
                    $t2, 0x00000000
                                        # load the lower half of vector B into t2
                                        # load the upper half of vector B into t3
      li
                    $t3, 0x00000005
      ial
                    Check
                                        # jump to subroutine to check for range
                                        # sets a0 to 0x8 to later calculate how
      addi
                    $a0, $zero, 0x8
                                        # many times a loop must iterate
      slti
                    $t4, $t3, 0x4
                                        # checks if the value in B is less than four,
```

```
# branches to Hi if not
       addi
                      $t6, $t3, 0x1
                                            # increments B's value for use in loops
       beq
                      $t4, $zero, Hi
       If the vector element is in the lower half of A
       add
                      $t4, $t0, $zero
                                            # sets t4 to vector A's lower values
       sll
                      $t4, $t4, 4
                                            # shifts t4 left until the selected element is the
Low1:
                                            # two most significant bits
       addi
                      $t5, $t5, 0x1
                      $t6, $t5, Low1
       bne
                      $t6, $a0, $t6
                                            # calcuates how many times t4 needs to be shifted
       sub
                                            # right
       add
                      $t5, $zero, $zero
                                            # resets t5's loop counter
Low2:
                      $t4, $t4, 4
                                            # shifts t4 right until the selected element is
      srl
                                            # the two least significant bits
                      $t5, $t5, 0x1
       addi
       bne
                      $t6, $t5, Low2
       addi
                      $a0, $zero, 0x4
                                            # sets a0 to 0x4 to act as a loop end amount
       add
                      $t5, $zero, $zero
                                            # resets t5's loop counter
                      Splat1
                                            # jumps to the splat section of the instruction
       j
#
       If the vector element is in the upper half of A
Hi:
       subi
                      $t6, $t6, 0x4
                                            # calculates how many times t4 needs to be shifted
left
                      $t4, $t1, $zero
                                            # sets t4 to vector A's upper values
       add
                                            # shifts t4 left until the selected element is the
       sll
                      $t4, $t4, 4
Hi1:
                                            # two most significant bits
       addi
                      $t5, $t5, 0x1
                      $t6, $t5, Hi1
       bne
       sub
                      $t6, $a0, $t6
                                            # calcuates how many times t4 needs to be shifted
                                            # right
                      $t5, $zero, $zero
                                            # resets t5's loop counter
       add
Hi2:
                      $t4, $t4, 4
                                            # shifts t4 right until the selected element is
       srl
                                            # the two least significant bits
       addi
                      $t5, $t5, 0x1
       bne
                      $t6, $t5, Hi2
       addi
                      $a0, $zero, 0x4
                                            # sets a0 to 0x4 to act as a loop end amount
       add
                      $t5, $zero, $zero
                                            # resets t5's loop counter
       Implementing the splat
Splat1:sll
                      $s0, $s0, 8
                                            # shifts s0 left two bits, loops until each
                                            # element of D is the selected element
                                            # adds the element from A into D's lower half
       add
                      $s0, $s0, $t4
       addi
                      $t5, $t5, 0x1
       bne
                      $a0, $t5, Splat1
       add
                      $t5, $zero, $zero
                                            # resets t5's loop counter
```

# shifts s0 left two bits, loops until each Splat2: sll \$s1, \$s1, 8 # element of D is the selected element add # adds the element from A into D's upper half \$s1, \$s1, \$t4 addi \$t5, \$t5, 0x1 bne \$a0, \$t5, Splat2 Function code for exit exit: ori \$v0, \$zero, 10 syscall Subroutine to check for overflow Check: slti # check if t4 is greater than 0x7 which is beyond \$a0, \$t6, 0x7 # the range of the vectors bne \$a0, \$zero, End # exits the subroutine if not # cancels the instruction if so j exit # return to main routine End: \$ra jr

#### 1.7 Vec\_mergel

```
#****************************
# File name:
                    vec_mergel.asm
# Version:
                    1.0
# Date:
                    November 12, 2018
# Programmer:
                    Ellen Burger
# Description:
                    Code implementing the instruction 'vec_mergel d, a, b' into MIPS
#
                    architecture. D, A, and B are 8-byte vectors with 2-byte wide elements.
#
                    The upper and lower halves of each vector are split between two
#
                    registers. The instruction places the second halves of vectors A and B
#
                    into vector D alternating. A4 => D0, B4 = > D1, A5 => D2 and so on.
#
# Register usage:
                    $t0 - contains the upper half of vector A
                    $t1 - contains the lower half of vector A
                    $t2 - contains the upper half of vector B
#
                    $t3 - contains the lower half of vector B
                    $t4 - contains vector A's element that's being placed into D
                    $t5 - contains vector B's element that's being placed into D
#
#
                    $s0 - contains the upper half of vector D
                    $s1 - contains the lower half of vector D
#********************************
# Main code segment
.text
.globl main
                                         # load the lower half of vector A into t0
     li
                    $t0, 0x5AF0A501
main:
      1i
                                         # load the upper half of vector A into t1
                    $t1, 0xAB0155C3
                                         # load the lower half of vector B into t2
      li
                    $t2, 0xA50F5A23
      li
                                         # load the upper half of vector B into t3
                    $t3, 0xCD23AA3C
      Upper half of vector D
      srl
                    $t4, $t1, 24
                                         # shift t4 and t5 right to gain their fifth
                                         # elements
      srl
                    $t5, $t3, 24
                                         # adds vector A's element to vector D
       add
                    $s0, $s0, $t4
      sll
                    $s0, $s0, 8
                                         # shift the bytes twice to make room for the next
                                         # element
       add
                    $s0, $s0, $t5
                                         # adds vector B's element to vector D
       sll
                    $s0, $s0, 8
                                         # shift the bytes twice to make room for the next
```

| Std                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |               |                  | # element                                         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------|------------------|---------------------------------------------------|
| # sixth elements  sll                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       | sll           | \$t4, \$t1, 8    | # shift t4 and t5 left then right to gain their   |
| Srl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |               | , ,              |                                                   |
| Srl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       | sll           | \$t5, \$t3, 8    |                                                   |
| add \$s0, \$s0, \$t4 # adds vector A's element to vector D  \$11 \$s0, \$s0, \$8 # shift the bytes twice to make room for the next # element  add \$s0, \$s0, \$t5 # adds vector B's element to vector D  # Lower half of vector D  \$11 \$t4, \$t1, 16 # shift t4 and t5 left then right to gain their # seventh elements  \$11 \$t5, \$t3, 16  \$r1 \$t4, \$t4, 24  \$r1 \$t5, \$t5, 24  add \$s1, \$s1, \$t4 # adds vector A's element to vector D  \$11 \$s1, \$s1, \$s1 # adds vector A's element to vector D  \$11 \$s1, \$s1, \$s1 # adds vector B's element to vector D  \$11 \$s1, \$s1, \$s1 # adds vector B's element to vector D  \$11 \$s1, \$s1, \$s1 # adds vector B's element to vector D  \$11 \$t4, \$t1, 24 # shift the bytes twice to make room for the next # element  \$11 \$t4, \$t4, 24  \$r1 \$t4, \$t4, 24  \$r1 \$t5, \$t3, 24  \$r1 \$t5, \$t5, 24  add \$s1, \$s1, \$t4 # adds vector A's element to vector D  \$11 \$s1, \$s1, \$s1 # adds vector A's element to vector D  \$12 \$t4, \$t4, 24  \$13 \$t5, \$t5, 24  add \$s1, \$s1, \$t4 # adds vector A's element to vector D  # adds \$s1, \$s1, \$t5 # adds vector A's element to vector D  # adds \$s1, \$s1, \$t5 # adds vector B's element to vector D  # Function code for exit  exit: ori \$v0, \$zero, 10 |       | srl           | \$t4, \$t4, 24   |                                                   |
| # Lower half of vector D sll \$50, \$50, \$15 # adds vector B's element to vector D sll \$51, \$51, \$15, \$15, \$15 # adds vector A's element to vector D sll \$51, \$51, \$51, \$51, \$51, \$51, \$51, \$51,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       | srl           | \$t5, \$t5, 24   |                                                   |
| # element add \$s0, \$s0, \$t5 # adds vector B's element to vector D  # Lower half of vector D sll \$t4, \$t1, 16 # shift t4 and t5 left then right to gain their # seventh elements  sll \$t5, \$t3, 16 srl \$t4, \$t4, 24 srl \$t5, \$t5, 24 add \$s1, \$s1, \$t4 # shift the bytes twice to make room for the next element  add \$s1, \$s1, \$t5 # adds vector B's element to vector D sll \$s1, \$s1, \$t5 # adds vector B's element to vector D sll \$s1, \$s1, \$t5 # adds vector B's element to vector D sll \$s1, \$s1, \$t5 # adds vector B's element to vector D sll \$s1, \$s1, \$t5 # adds vector B's element to vector D sll \$t4, \$t1, 24 # shift t4 and t5 left then right to gain their # eighth elements  sll \$t5, \$t3, 24 srl \$t4, \$t4, 24 srl \$t5, \$t5, 24 add \$s1, \$s1, \$t4 # adds vector A's element to vector D sll \$s1, \$s1, \$t5 # adds vector B's element to vector D sll \$s1, \$s1, \$t5 # adds vector B's element to vector D # Sunction code for exit exit: ori \$v0, \$zero, 10                                                                                                                                                                                                                                                                         |       | add           | \$s0, \$s0, \$t4 | # adds vector A's element to vector D             |
| # Lower half of vector D sll \$t4, \$t1, 16 # shift t4 and t5 left then right to gain their # seventh elements  # sll \$t5, \$t3, 16 # seventh elements  # stil \$t5, \$t3, 16 # srl \$t4, \$t4, 24 # srl \$t5, \$t5, 24 # sdds vector A's element to vector D sll \$s1, \$s1, \$t5 # sds vector B's element to vector D sll \$s1, \$s1, \$t5 # sds vector B's element to vector D sll \$s1, \$s1, \$t5 # sdift the bytes twice to make room for the next # element  # sll \$t4, \$t1, 24 # shift t4 and t5 left then right to gain their # eighth elements  # sll \$t5, \$t3, 24 # srl \$t4, \$t4, 24 # srl \$t5, \$t5, 24 add \$s1, \$s1, \$t4 # adds vector A's element to vector D sll \$s1, \$s1, \$t5 # adds vector A's element to vector D sll \$s1, \$s1, \$t5 # adds vector A's element to vector D sll \$s1, \$s1, \$t5 # adds vector A's element to vector D sll \$s1, \$s1, \$t5 # adds vector B's element to vector D  # Function code for exit ori \$v0, \$zero, 10                                                                                                                                                                                                                                                                                                                 |       | sll           | \$s0, \$s0, 8    | # shift the bytes twice to make room for the next |
| # Lower half of vector D sll \$t4, \$t1, 16 # shift t4 and t5 left then right to gain their # seventh elements  sll \$t5, \$t3, 16 srl \$t4, \$t4, 24 srl \$t5, \$t5, 24 add \$s1, \$s1, \$t4 # adds vector A's element to vector D sll \$s1, \$s1, \$t5 # adds vector B's element to vector D sll \$s1, \$s1, \$t5 # adds vector B's element to vector D sll \$s1, \$s1, \$t5 # adds vector B's element to vector D sll \$s1, \$s1, \$t5 # adds vector B's element to vector D sll \$s1, \$s1, \$t4 # shift the bytes twice to make room for the next # element  sll \$t4, \$t1, 24 # shift t4 and t5 left then right to gain their # eighth elements  sll \$t5, \$t3, 24 srl \$t4, \$t4, 24 srl \$t5, \$t5, 24 add \$s1, \$s1, \$t4 # adds vector A's element to vector D sll \$s1, \$s1, \$s1 # shift the bytes twice to make room for the next # element add \$s1, \$s1, \$s1 # adds vector A's element to vector D  # Function code for exit ori \$v0, \$zero, 10                                                                                                                                                                                                                                                                                                                            |       |               |                  | # element                                         |
| Sil                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       | add           | \$s0, \$s0, \$t5 | # adds vector B's element to vector D             |
| # seventh elements  sll                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | #     | Lower half of | vector D         |                                                   |
| Sil                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       | sll           | \$t4, \$t1, 16   | # shift t4 and t5 left then right to gain their   |
| srl \$t4, \$t4, 24 srl add \$s1, \$s1, \$t4 # adds vector A's element to vector D sll \$s1, \$s1, \$s # shift the bytes twice to make room for the next # element  add \$s1, \$s1, \$t5 # adds vector B's element to vector D sll \$s1, \$s1, \$s # shift the bytes twice to make room for the next # element  sll \$t4, \$t1, 24 # shift t4 and t5 left then right to gain their # eighth elements  sll \$t5, \$t3, 24 srl \$t4, \$t4, 24 srl \$t5, \$t5, 24 add \$s1, \$s1, \$t4 # adds vector A's element to vector D sll \$s1, \$s1, \$t4 # adds vector A's element to vector D sll \$s1, \$s1, \$t5 # adds vector B's element to vector D  # Function code for exit exit: ori \$v0, \$zero, 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |               |                  | # seventh elements                                |
| srl       \$t5, \$t5, 24         add       \$s1, \$s1, \$s1, \$t4       # adds vector A's element to vector D         sll       \$s1, \$s1, \$s1, \$       # shift the bytes twice to make room for the next # element         add       \$s1, \$s1, \$t5       # adds vector B's element to vector D         sll       \$s1, \$s1, \$s       # shift the bytes twice to make room for the next # element         sll       \$t4, \$t1, 24       # shift t4 and t5 left then right to gain their # eighth elements         sll       \$t5, \$t3, 24       # eighth elements         srl       \$t4, \$t4, 24       # adds vector A's element to vector D         sll       \$s1, \$s1, \$t4       # adds vector A's element to vector D         sll       \$s1, \$s1, \$t5       # adds vector B's element to vector D         #       Function code for exit element       # adds vector B's element to vector D                                                                                                                                                                                                                                                                                                                                                                                 |       | sll           | \$t5, \$t3, 16   |                                                   |
| add \$s1, \$s1, \$t4 # adds vector A's element to vector D  sll \$s1, \$s1, 8 # shift the bytes twice to make room for the next # element  add \$s1, \$s1, \$t5 # adds vector B's element to vector D  sll \$s1, \$s1, 8 # shift the bytes twice to make room for the next # element  sll \$t4, \$t1, 24 # shift the and t5 left then right to gain their # eighth elements  sll \$t5, \$t3, 24  srl \$t5, \$t3, 24  srl \$t5, \$t5, 24  add \$s1, \$s1, \$t4 # adds vector A's element to vector D  sll \$s1, \$s1, \$s1 # shift the bytes twice to make room for the next # element  add \$s1, \$s1, \$t5 # adds vector B's element to vector D  # Function code for exit exit: ori \$v0, \$zero, 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       | srl           | \$t4, \$t4, 24   |                                                   |
| sll \$s1, \$s1, 8 # shift the bytes twice to make room for the next # element  add \$s1, \$s1, \$t5 # adds vector B's element to vector D  sll \$s1, \$s1, 8 # shift the bytes twice to make room for the next # element  sll \$t4, \$t1, 24 # shift t4 and t5 left then right to gain their # eighth elements  sll \$t5, \$t3, 24  srl \$t4, \$t4, 24  srl \$t5, \$t5, 24  add \$s1, \$s1, \$t4 # adds vector A's element to vector D  sll \$s1, \$s1, \$s1, 8 # shift the bytes twice to make room for the next # element  add \$s1, \$s1, \$t5 # adds vector B's element to vector D  # Function code for exit exit: ori \$v0, \$zero, 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |       | srl           | \$t5, \$t5, 24   |                                                   |
| # element  add \$\$1, \$\$1, \$\$1 # adds vector B's element to vector D  \$\$1 \$\$1, \$\$1, \$\$1 # shift the bytes twice to make room for the next  # element  sll \$\$4, \$\$1, 24 # shift t4 and t5 left then right to gain their  # eighth elements  \$\$1 \$\$15, \$\$13, 24  \$\$1 \$\$15, \$\$13, 24  \$\$1 \$\$15, \$\$15, 24  \$\$24 \$\$31 \$\$15, \$\$15, 24  \$\$31 \$\$15, \$\$15, \$\$24  \$\$31 \$\$1, \$\$1, \$\$1 # adds vector A's element to vector D  \$\$31 \$\$1, \$\$1, \$\$1 # shift the bytes twice to make room for the next  # element  add \$\$1, \$\$1, \$\$1 # adds vector B's element to vector D  # Function code for exit  exit: ori \$\$v0, \$zero, 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       | add           | \$s1, \$s1, \$t4 | # adds vector A's element to vector D             |
| add \$\$1, \$\$1, \$\$5 # adds vector B's element to vector D \$\$11 \$\$51, \$\$1, 8 # shift the bytes twice to make room for the next # element  \$\$12 \$\$14, \$11, 24 # shift t4 and t5 left then right to gain their # eighth elements  \$\$13 \$\$15, \$13, 24  \$\$1 \$\$15, \$13, 24  \$\$1 \$\$15, \$15, 24  \$\$24 \$\$31 \$\$15, \$15, 24  \$\$31 \$\$25, \$15, 24  \$\$31 \$\$31, \$31, \$14 # adds vector A's element to vector D  \$\$31 \$\$31, \$31, \$31, \$41 # adds vector A's element to vector D  \$\$4 \$\$41, \$11, \$12, \$12, \$13, \$13, \$14, \$14, \$14, \$14, \$14, \$14, \$14, \$14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       | sll           | \$s1, \$s1, 8    | # shift the bytes twice to make room for the next |
| # Sill \$s1, \$s1, 8 # shift the bytes twice to make room for the next # element    Sill   \$t4, \$t1, 24   # shift t4 and t5 left then right to gain their # eighth elements    Sill   \$t5, \$t3, 24   # eighth elements   Sill   \$t5, \$t3, 24   # eighth elements   Sill   \$t5, \$t5, 24   # adds vector A's element to vector D   Sill   \$s1, \$s1, \$t4   # adds vector A's element to vector D   Sill   \$s1, \$s1, \$t5   # shift the bytes twice to make room for the next # element   add   \$s1, \$s1, \$t5   # adds vector B's element to vector D    # Function code for exit   # exit: Ori   \$v0, \$zero, 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |               |                  | # element                                         |
| # element  sll \$t4, \$t1, 24 # shift t4 and t5 left then right to gain their # eighth elements  sll \$t5, \$t3, 24 srl \$t4, \$t4, 24 srl \$t5, \$t5, 24 add \$s1, \$s1, \$t4 # adds vector A's element to vector D sll \$s1, \$s1, \$t4 # shift the bytes twice to make room for the next # element add \$s1, \$s1, \$t5 # adds vector B's element to vector D  # Function code for exit exit: ori \$v0, \$zero, 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       | add           | \$s1, \$s1, \$t5 | # adds vector B's element to vector D             |
| sll \$t4, \$t1, 24 # shift t4 and t5 left then right to gain their # eighth elements  sll \$t5, \$t3, 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       | sll           | \$s1, \$s1, 8    | # shift the bytes twice to make room for the next |
| # eighth elements  sll \$t5, \$t3, 24  srl \$t4, \$t4, 24  srl \$t5, \$t5, 24  add \$s1, \$s1, \$t4 # adds vector A's element to vector D  sll \$s1, \$s1, 8 # shift the bytes twice to make room for the next  # element  add \$s1, \$s1, \$t5 # adds vector B's element to vector D  # Function code for exit  exit: ori \$v0, \$zero, 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |               |                  | # element                                         |
| # eighth elements  sll \$t5, \$t3, 24  srl \$t4, \$t4, 24  srl \$t5, \$t5, 24  add \$s1, \$s1, \$t4 # adds vector A's element to vector D  sll \$s1, \$s1, 8 # shift the bytes twice to make room for the next  # element  add \$s1, \$s1, \$t5 # adds vector B's element to vector D  # Function code for exit  exit: ori \$v0, \$zero, 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       | sll           | \$t4, \$t1, 24   | # shift t4 and t5 left then right to gain their   |
| <pre>srl</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |               |                  | # eighth elements                                 |
| srl \$t5, \$t5, 24 add \$s1, \$s1, \$t4 # adds vector A's element to vector D sll \$s1, \$s1, 8 # shift the bytes twice to make room for the next # element add \$s1, \$s1, \$t5 # adds vector B's element to vector D  # Function code for exit exit: ori \$v0, \$zero, 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       | sll           | \$t5, \$t3, 24   |                                                   |
| add \$s1, \$s1, \$t4 # adds vector A's element to vector D  sll \$s1, \$s1, 8 # shift the bytes twice to make room for the next # element  add \$s1, \$s1, \$t5 # adds vector B's element to vector D  # Function code for exit exit: ori \$v0, \$zero, 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       | srl           | \$t4, \$t4, 24   |                                                   |
| sll \$s1, \$s1, 8 # shift the bytes twice to make room for the next # element add \$s1, \$s1, \$t5 # adds vector B's element to vector D  # Function code for exit exit: ori \$v0, \$zero, 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       | srl           | \$t5, \$t5, 24   |                                                   |
| # element add \$s1, \$s1, \$t5 # adds vector B's element to vector D  # Function code for exit exit: ori \$v0, \$zero, 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       | add           | \$s1, \$s1, \$t4 | # adds vector A's element to vector D             |
| add \$s1, \$s1, \$t5 # adds vector B's element to vector D  # Function code for exit exit: ori \$v0, \$zero, 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       | sll           | \$s1, \$s1, 8    | # shift the bytes twice to make room for the next |
| # Function code for exit exit: ori \$v0, \$zero, 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |               |                  | # element                                         |
| exit: ori \$v0, \$zero, 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       | add           | \$s1, \$s1, \$t5 | # adds vector B's element to vector D             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | #     | Function code | for exit         |                                                   |
| evecall                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | exit: | ori           | \$v0, \$zero, 10 |                                                   |
| 3,36411                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       | syscall       |                  |                                                   |

#### 1.8 Vec\_mergeh

```
#****************************
# File name:
                    vec_mergeh.asm
# Version:
                    1.0
# Date:
                    November 12, 2018
# Programmer:
                    Ellen Burger
# Description:
                    Code implementing the instruction 'vec_mergeh d, a, b' into MIPS
#
                    architecture. D, A, and B are 8-byte vectors with 2-byte wide elements.
#
                    The upper and lower halves of each vector are split between two
#
                    registers. The instruction places the first halves of vectors A and B
#
                    into vector D alternating. A0 => D0, B0 = > D1, A1 => D2 and so on.
#
# Register usage:
                    $t0 - contains the upper half of vector A
                    $t1 - contains the lower half of vector A
                    $t2 - contains the upper half of vector B
#
                    $t3 - contains the lower half of vector B
                    $t4 - contains vector A's element that's being placed into D
                    $t5 - contains vector B's element that's being placed into D
#
#
                    $s0 - contains the upper half of vector D
                    $s1 - contains the lower half of vector D
#********************************
# Main code segment
.text
.globl main
                                         # load the lower half of vector A into t0
     li
                    $t0, 0x5AF0A501
main:
      1i
                                         # load the upper half of vector A into t1
                    $t1, 0xAB0155C3
                                         # load the lower half of vector B into t2
      li
                    $t2, 0xA50F5A23
      li
                                         # load the upper half of vector B into t3
                    $t3, 0xCD23AA3C
      Upper half of vector D
      srl
                    $t4, $t0, 24
                                         # shift t4 and t5 right to gain their first
                                         # elements
      srl
                    $t5, $t2, 24
                                         # adds vector A's element to vector D
       add
                    $s0, $s0, $t4
      sll
                    $s0, $s0, 8
                                         # shift the bytes twice to make room for the next
                                         # element
       add
                    $s0, $s0, $t5
                                         # adds vector B's element to vector D
       sll
                    $s0, $s0, 8
                                         # shift the bytes twice to make room for the next
```

|       |               |                  | # element                                         |
|-------|---------------|------------------|---------------------------------------------------|
|       |               |                  |                                                   |
|       | sll           | \$t4, \$t0, 8    | # shift t4 and t5 left then right to gain their   |
|       |               |                  | # second elements                                 |
|       | sll           | \$t5, \$t2, 8    |                                                   |
|       | srl           | \$t4, \$t4, 24   |                                                   |
|       | srl           | \$t5, \$t5, 24   |                                                   |
|       | add           | \$s0, \$s0, \$t4 | # adds vector A's element to vector D             |
|       | sll           | \$s0, \$s0, 8    | # shift the bytes twice to make room for the next |
|       | . 1.1         | Φ-0 Φ-0 Φ-F      | # element                                         |
|       | add           | \$s0, \$s0, \$t5 | # adds vector B's element to vector D             |
| #     | Lower half of | vector D         |                                                   |
|       | sll           | \$t4, \$t0, 16   | # shift t4 and t5 left then right to gain their   |
|       |               | , ,              | # third elements                                  |
|       | sll           | \$t5, \$t2, 16   |                                                   |
|       | srl           | \$t4, \$t4, 24   |                                                   |
|       | srl           | \$t5, \$t5, 24   |                                                   |
|       | add           | \$s1, \$s1, \$t4 | # adds vector A's element to vector D             |
|       | sll           | \$s1, \$s1, 8    | # shift the bytes twice to make room for the next |
|       |               |                  | # element                                         |
|       | add           | \$s1, \$s1, \$t5 | # adds vector B's element to vector D             |
|       | sll           | \$s1, \$s1, 8    | # shift the bytes twice to make room for the next |
|       |               |                  | # element                                         |
|       |               |                  |                                                   |
|       | sll           | \$t4, \$t0, 24   | # shift t4 and t5 left then right to gain their   |
|       |               |                  | # fourth elements                                 |
|       | sll           | \$t5, \$t2, 24   |                                                   |
|       | srl           | \$t4, \$t4, 24   |                                                   |
|       | srl           | \$t5, \$t5, 24   |                                                   |
|       | add           | \$s1, \$s1, \$t4 | # adds vector A's element to vector D             |
|       | sll           | \$s1, \$s1, 8    | # shift the bytes twice to make room for the next |
|       |               | A 1 A 1 A 5      | # element                                         |
|       | add           | \$s1, \$s1, \$t5 | # adds vector B's element to vector D             |
| #     | Function code | for exit         |                                                   |
| exit: | ori           | \$v0, \$zero, 10 |                                                   |
|       | syscall       |                  |                                                   |

#### 1.9 Vec\_pack

```
# File name:
                   vec_pack.asm
# Version:
                   1.0
# Date:
                   November 12, 2018
# Programmer:
                   Ellen Burger
# Description:
                   Code implementing the instruction 'vec_pack d, a, b' into MIPS
                   architecture. D, A, and B are 8-byte vectors with 2-byte wide elements.
#
                   The upper and lower halves of each vector are split between two
#
                   registers. The instruction combines the elements of A and B such that
                   each element of D is a truncation of the lower half of two consecutive #
#
             elements in A, with the lower half of D taken from B. The first two
                   elements of A are combined and placed into D's first element, the next
                   two into D's second element, and so on. D's fifth element is when it
#
                   begins using B's elements.
#
# Register usage:
                   $t0 - contains the upper half of vector A
                   $t1 - contains the lower half of vector A
#
                   $t2 - contains the upper half of vector B
                   $t3 - contains the lower half of vector B
#
                   $t4 - contains the lower bit of vector A's even-numbered elements, then
                   receives the sum with the next element's bit and stored into vector D.
                   This is repeated for B.
                   $t5 - contains the lower bit of vector A's odd-numbered elements. This
#
                   is repeated for B.
#
                   $s0 - contains the upper half of vector D
                   $s1 - contains the lower half of vector D
# Main code segment
.text
.globl main
                                       # load the lower half of vector A into t0
main: li
                   $t0, 0x5AFB6C1D
      li
                                       # load the upper half of vector A into t1
                   $t1, 0xAE5FC041
      1i
                   $t2, 0x52F3A415
                                       # load the lower half of vector B into t2
      li
                                       # load the upper half of vector B into t3
                   $t3, 0xA657C849
```

| # | Vector A bein | g packed         |                                                    |
|---|---------------|------------------|----------------------------------------------------|
|   | sll           | \$t4, \$t0, 4    | # shift t4 and t5 left and right to gain the lower |
|   | 311           | Ψεί, Ψεό, ί      | # half of the first and second elements of A       |
|   | sll           | \$t5, \$t0, 12   | " Half of the first and second elements of A       |
|   | srl           | \$t4, \$t4, 28   |                                                    |
|   | sll           | \$t4, \$t4, 4    |                                                    |
|   | srl           | \$t5, \$t5, 28   |                                                    |
|   | add           | \$t4, \$t4, \$t5 | # add elements and store the result in t4          |
|   | add           | \$s0, \$s0, \$t4 | # store sum into s0, the destination vector D      |
|   | sll           | \$s0, \$s0, 8    | # shift the bytes twice to make room for the next  |
|   | 311           | Ψ30, Ψ30, Ο      | # sum                                              |
|   |               |                  | # Suiii                                            |
|   | sll           | \$t4, \$t0, 20   | # shift t4 and t5 left and right to gain the lower |
|   |               | , ,              | # half of the third and fourth elements of A       |
|   | sll           | \$t5, \$t0, 28   |                                                    |
|   | srl           | \$t4, \$t4, 28   |                                                    |
|   | sll           | \$t4, \$t4, 4    |                                                    |
|   | srl           | \$t5, \$t5, 28   |                                                    |
|   | add           | \$t4, \$t4, \$t5 | # add elements and store the result in t4          |
|   | add           | \$s0, \$s0, \$t4 | # store sum into s0, the destination vector D      |
|   | sll           | \$s0, \$s0, 8    | # shift the bytes twice to make room for the next  |
|   |               | ,,               | # sum                                              |
|   |               |                  |                                                    |
|   | sll           | \$t4, \$t1, 4    | # shift t4 and t5 left and right to gain the lower |
|   |               | , ,              | # half of the fifth and sixth elements of A        |
|   | sll           | \$t5, \$t1, 12   |                                                    |
|   | srl           | \$t4, \$t4, 28   |                                                    |
|   | sll           | \$t4, \$t4, 4    |                                                    |
|   | srl           | \$t5, \$t5, 28   |                                                    |
|   | add           | \$t4, \$t4, \$t5 | # add elements and store the result in t4          |
|   | add           | \$s0, \$s0, \$t4 | # store sum into s0, the destination vector D      |
|   | sll           | \$s0, \$s0, 8    | # shift the bytes twice to make room for the next  |
|   |               | ,, .             | # sum                                              |
|   |               |                  |                                                    |
|   | sll           | \$t4, \$t1, 20   | # shift t4 and t5 left and right to gain the lower |
|   |               |                  | # half of the seventh and eighth elements of A     |
|   | sll           | \$t5, \$t1, 28   | -                                                  |
|   | srl           | \$t4, \$t4, 28   |                                                    |
|   | sll           | \$t4, \$t4, 4    |                                                    |
|   | srl           | \$t5, \$t5, 28   |                                                    |
|   | add           | \$t4, \$t4, \$t5 | # add elements and store the result in t4          |
|   | add           | \$s0, \$s0, \$t4 | # store sum into s0, the destination vector D      |
|   |               |                  | •                                                  |
| # | Vector B bein | g packed         |                                                    |
|   | sll           | \$t4, \$t2, 4    | # shift t4 and t5 left and right to gain the lower |
|   |               |                  | # half of the first and second elements of B       |
|   | sll           | \$t5, \$t2, 12   |                                                    |
|   | srl           | \$t4, \$t4, 28   |                                                    |
|   |               |                  |                                                    |

```
$t4, $t4, 4
sll
srl
              $t5, $t5, 28
add
              $t4, $t4, $t5
                                     # add elements and store the result in t4
add
              $s1, $s1, $t4
                                     # store sum into s1, the destination vector D
                                     # shift the bytes twice to make room for the next
sll
              $s1, $s1, 8
                                     # sum
s11
                                     # shift t4 and t5 left and right to gain the lower
              $t4, $t2, 20
                                     # half of the third and fourth elements of B
              $t5, $t2, 28
sll
srl
              $t4, $t4, 28
sll
              $t4, $t4, 4
              $t5, $t5, 28
srl
                                     # add elements and store the result in t4
add
              $t4, $t4, $t5
              $s1, $s1, $t4
                                     # store sum into s1, the destination vector D
add
sll
              $s1, $s1, 8
                                     # shift the bytes twice to make room for the next
                                     # sum
sll
              $t4, $t3, 4
                                     # shift t4 and t5 left and right to gain the lower
                                     # half of the fifth and sixth elements of B
sll
              $t5, $t3, 12
srl
              $t4, $t4, 28
sll
              $t4, $t4, 4
srl
              $t5, $t5, 28
                                     # add elements and store the result in t4
              $t4, $t4, $t5
add
              $s1, $s1, $t4
                                     # store sum into s1, the destination vector D
add
              $s1, $s1, 8
                                     # shift the bytes twice to make room for the next
sll
                                     # sum
sll
              $t4, $t3, 20
                                     # shift t4 and t5 left and right to gain the lower
                                     # half of the seventh and eighth elements of B
sll
              $t5, $t3, 28
              $t4, $t4, 28
srl
              $t4, $t4, 4
sll
              $t5, $t5, 28
srl
              $t4, $t4, $t5
                                     # add elements and store the result in t4
add
                                     # store sum into s1, the destination vector D
add
              $s1, $s1, $t4
Function code for exit
              $v0, $zero, 10
syscall
```

exit: ori

### 1.10 Vec\_perm

```
#********************************
# File name:
                    vec_perm.asm
# Version:
                    1.0
# Date:
                    November 12, 2018
                    Ellen Burger
# Programmer:
                    Code implementing the instruction 'vec_perm d, a, b, c' into
# Description:
                    MIPS architecture. D, A, B, and C are 8-byte vectors with 2-byte wide
#
                    elements. The upper and lower halves of each vector are split between
                    two registers. The instruction reads vector C's elements one by one.
                    The upper half decides whether to use vector A or vector B, and the
                    lower half decides which element in the vector to use. The selected
                    element is stored into D's element that corresponds with C's element,
                    and is repeated for all eight.
#
                    $t0 - contains the upper half of vector A
# Register usage:
                    $t1 - contains the lower half of vector A
#
                    $t2 - contains the upper half of vector B
#
#
                    $t3 - contains the lower half of vector B
                    $t4 - contains the upper half of vector C
                    $t5 - contains the lower half of vector C
                    $t6 - contains the element from C to be used in the permutation
                    $t9 - contains the constant 0x4
                    $s0 - contains the upper half of vector D
                    $s1 - contains the lower half of vector D
                    $a0 - contains the element specifier from C, then the element selected
#
#
                    from vector A or B and stores into D
                    $a1 - contains the position of the selected element and acts as a loop
                    counter
                    $a2 - acts as a loop counter incremented by 1 each iteration
                    $a3 - contains 0 or 1, specifying if the element is to be stored into
#
                    D's upper or lower half
                    $ra - holds the return address
#****************************
# Main code segment
.text
.globl main
main: li
                    $t0, 0xA567013D
                                         # load the upper half of vector A into t0
      li
                    $t1, 0xAB45393C
                                         # load the lower half of vector A into t1
```

| li   | ¢+2 0vEECE4D22                       | # load the upper half of wester P into to                                                      |
|------|--------------------------------------|------------------------------------------------------------------------------------------------|
| li   | \$t2, 0xEFC54D23<br>\$t3, 0x1277AACD | <pre># load the upper half of vector B into t2 # load the lower half of vector B into t3</pre> |
| li   | \$t4, 0x04171002                     | # load the upper half of vector C into t4                                                      |
| li   |                                      | # load the lower half of vector C into t5                                                      |
| li   | \$t5, 0x13050105                     |                                                                                                |
| 11   | \$t9, 0x4                            | # sets t9 to constant 0x4                                                                      |
| srl  | \$t6, \$t4, 24                       | # sets t6 to C's first element                                                                 |
| jal  | Perm                                 |                                                                                                |
| sll  | \$s0, \$s0, 8                        | # shifts s0 left two bits to make room for the                                                 |
|      |                                      | # next element                                                                                 |
| sll  | \$t6, \$t4, 8                        | # sets t6 to C's second element                                                                |
| srl  | \$t6, \$t6, 24                       |                                                                                                |
| jal  | Perm                                 |                                                                                                |
| sll  | \$s0, \$s0, 8                        | # shifts s0 left two bits to make room for the                                                 |
|      | ,, .                                 | # next element                                                                                 |
|      |                                      | ii lieke eremene                                                                               |
| sll  | \$t6, \$t4, 16                       | # sets t6 to C's third element                                                                 |
| srl  | \$t6, \$t6, 24                       |                                                                                                |
| jal  | Perm                                 |                                                                                                |
| sll  | \$s0, \$s0, 8                        | # shifts s0 left two bits to make room for the                                                 |
|      |                                      | # next element                                                                                 |
|      |                                      |                                                                                                |
| sll  | \$t6, \$t4, 24                       | # sets t6 to C's fourth element                                                                |
| srl  | \$t6, \$t6, 24                       |                                                                                                |
| jal  | Perm                                 |                                                                                                |
| addi | \$a3, \$a3, 0x1                      |                                                                                                |
|      |                                      |                                                                                                |
| srl  | \$t6, \$t5, 24                       | # sets t6 to C's fifth element                                                                 |
| jal  | Perm                                 |                                                                                                |
| sll  | \$s1, \$s1, 8                        | # shifts s1 left two bits to make room for the                                                 |
|      |                                      | <pre># next element</pre>                                                                      |
|      |                                      |                                                                                                |
| sll  | \$t6, \$t5, 8                        | # sets t6 to C's sixth element                                                                 |
| srl  | \$t6, \$t6, 24                       |                                                                                                |
| jal  | Perm                                 |                                                                                                |
| sll  | \$s1, \$s1, 8                        | # shifts s1 left two bits to make room for the                                                 |
|      |                                      | # next element                                                                                 |
| sll  | \$t6, \$t5, 16                       | # sets t6 to C's seventh element                                                               |
| srl  | \$t6, \$t6, 24                       |                                                                                                |
| jal  | Perm                                 |                                                                                                |
| sll  | \$s1, \$s1, 8                        | # shifts s1 left two bits to make room for the                                                 |
|      | • •                                  | # next element                                                                                 |
|      |                                      |                                                                                                |
| sll  | \$t6, \$t5, 24                       | # sets t6 to C's eigth element                                                                 |
| srl  | \$t6, \$t6, 24                       |                                                                                                |
| jal  | Perm                                 |                                                                                                |
|      |                                      |                                                                                                |

```
Function code for exit
exit:
                      $v0, $zero, 10
       syscall
       Subroutine implementing permutation
Perm:
                      $a0, $t6, 4
       srl
                                            # sets a0 to the element specifier
       s11
                      $a1, $t6, 28
                                            # sets a1 to the position of the element + 1
       srl
                      $a1, $a1, 28
                      $a1, $a1, 0x1
       addi
       bne
                      $a0, $zero, VecB
                                            # branches to VecB if specifier = 1
                                            # branches to UpA if position is in the first half
VecA: slti
                      $a0, $a1, 0x5
                                            # of vector A
       bne
                      $a0, $zero, UpA
       add
                      $a0, $t1, $zero
                                            # sets a0 to the lower half of vector A
                      $a1, $a1, 0x4
                                            # subtracts 4 from the position to act as a loop
       subi
                                            # counter
       j
                      P1
                                            # jumps to the first segment of permutation
                                            # instructions
UpA:
                      $a0, $t0, $zero
                                            # sets a0 to the upper half of vector A
       add
P1:
       addi
                      $a2, $a2, 0x1
                                            # increments a2 by 1 every loop
       beq
                      $a1, $a2, P2
                                            # branches to second segment when a2 = a1, the
                                            # element position
                                            # shifts vector A left until the selected element
       sll
                      $a0, $a0, 8
                                            # is in the most significant bits
                      P1
       j
P2:
       addi
                      $a1, $zero, 0x3
                                            # sets a1 to 3 to act as a loop counter
       add
                      $a2, $zero, $zero
                                            # resets a2's loop counter
P3:
                                            # shifts a0 right until the selected element is in
       srl
                      $a0, $a0, 8
                                            # the least significant bits
       addi
                      $a2, $a2, 0x1
                                            # increments a2 by 1 every loop
                      $a1, $a2, P3
                                            # branches to start of segment when a2 != a1, the
       bne
                                            # element position
       add
                      $a2, $zero, $zero
                                            # sets a2 to zero
                      $a3, $zero, P4
                                            # branches to fourth segment if a4 != zero
       bne
       add
                      $s0, $s0, $a0
                                            # adds the element to vector D's upper half
                      ExitA
       j
P4:
                                            # adds the element to vector D's lower half
                      $s1, $s1, $a0
       add
                                            # jumps back to main section
ExitA: jr
                      $ra
VecB:
        slti
                      $a0, $a1, 0x5
                                            # branches to UpA if position is in the first half
```

|      |      |                    | # of vector B                                          |
|------|------|--------------------|--------------------------------------------------------|
|      | bne  | \$a0, \$zero, UpB  |                                                        |
|      | add  | \$a0, \$t3, \$zero | # sets a0 to the lower half of vector B                |
|      | subi | \$a1, \$a1, 0x4    | # subtracts 4 from the position to act as a loop       |
|      |      |                    | # counter                                              |
|      | j    | P1                 | <pre># jumps to the first segment of permutation</pre> |
|      |      |                    | # instructions                                         |
| UpB: | add  | \$a0, \$t2, \$zero | # sets a0 to the upper half of vector B                |
|      | j    | P1                 |                                                        |

#### 1.11 Vec\_cmpeq

```
#*****************************
# File name:
                    vec_cmpeq.asm
# Version:
                    1.0
# Date:
                    November 12, 2018
# Programmer:
                    Ellen Burger
# Description:
                    Code implementing the instruction 'vec_cmpeq d, a, b' into MIPS
#
                    architecture. D, A, and B are 8-byte vectors with 2-byte wide elements.
#
                    The upper and lower halves of each vector are split between two
#
                    registers. The instruction checks if the element of A equals B's, and
#
                    if so, saves 0xFF into D's corresponding element. If not, remains 0x0.
                    This repeats for all eight elements.
#
# Register usage:
                    $t0 - contains the upper half of vector A
                    $t1 - contains the lower half of vector A
#
                    $t2 - contains the upper half of vector B
#
                    $t3 - contains the lower half of vector B
                    $t4 - contains vector A's two bytes that are being compared
#
                    $t5 - contains vector B's two bytes that are being compared
#
                    $s0 - contains the upper half of vector D
#
                    $s1 - contains the lower half of vector D
                    $ra - holds the return address
#*****************************
# Main code segment
.text
.globl main
                                         # load the lower half of vector A into t0
main:
      li
                    $t0, 0x5AFB6C1D
      li
                                         # load the upper half of vector A into t1
                    $t1, 0xA65FC040
      li
                    $t2, 0x52FBA415
                                         # load the lower half of vector B into t2
                    $t3. 0xAE5FC841
                                         # load the upper half of vector B into t3
      Upper half of the vectors
                    $t4, $t0, 24
       srl
                                         # shift t4 and t5 right to gain their first
                                         # elements
      srl
                    $t5, $t2, 24
                                         # jump to subroutine to check if A equals B
       jal
                    EquHi
       sll
                    $s0, $s0, 8
                                         # shift the bytes twice to make room for the next
```

|   |               |                | # sum                                                                         |
|---|---------------|----------------|-------------------------------------------------------------------------------|
|   | -11           | Φ±4 Φ±0 0      | Walife 44 and 45 last than might to main thair                                |
|   | sll           | \$t4, \$t0, 8  | <pre># shift t4 and t5 left then right to gain their # second elements</pre>  |
|   | sll           | \$t5, \$t2, 8  | " Second Clements                                                             |
|   | srl           | \$t4, \$t4, 24 |                                                                               |
|   | srl           | \$t5, \$t5, 24 |                                                                               |
|   | jal           | EquHi          | # jump to subroutine to check if A is equals B                                |
|   | sll           | \$s0, \$s0, 8  | # shift the bytes twice to make room for the next                             |
|   |               |                | # sum                                                                         |
|   | sll           | \$t4, \$t0, 16 | # shift t4 and t5 left then right to gain their                               |
|   |               |                | # third elements                                                              |
|   | sll           | \$t5, \$t2, 16 |                                                                               |
|   | srl           | \$t4, \$t4, 24 |                                                                               |
|   | srl           | \$t5, \$t5, 24 |                                                                               |
|   | jal           | EquHi          | # jump to subroutine to check if A is equals B                                |
|   | sll           | \$s0, \$s0, 8  | # shift the bytes twice to make room for the next                             |
|   |               |                | # sum                                                                         |
|   | sll           | \$t4, \$t0, 24 | # shift t4 and t5 left then right to gain their                               |
|   |               |                | # fourth elements                                                             |
|   | sll           | \$t5, \$t2, 24 |                                                                               |
|   | srl           | \$t4, \$t4, 24 |                                                                               |
|   | srl           | \$t5, \$t5, 24 |                                                                               |
|   | jal           | EquHi          | # jump to subroutine to check if A is equals B                                |
| # | Lower half of | the vectors    |                                                                               |
|   | srl           | \$t4, \$t1, 24 | # shift t4 and t5 right to gain their fifth                                   |
|   |               |                | # elements                                                                    |
|   | srl           | \$t5, \$t3, 24 |                                                                               |
|   | jal           | EquLo          | # jump to subroutine to check if A is equals B                                |
|   | sll           | \$s1, \$s1, 8  | # shift the bytes twice to make room for the next                             |
|   |               |                | # sum                                                                         |
|   | sll           | \$t4, \$t1, 8  | # shift t4 and t5 left then right to gain their                               |
|   | 11            | 4.5 4.2 2      | # sixth elements                                                              |
|   | sll           | \$t5, \$t3, 8  |                                                                               |
|   | srl           | \$t4, \$t4, 24 |                                                                               |
|   | srl           | \$t5, \$t5, 24 | Without the submitted to the short of the second of D                         |
|   | jal           | EquLo          | # jump to subroutine to check if A is equals B                                |
|   | sll           | \$s1, \$s1, 8  | <pre># shift the bytes twice to make room for the next # sum</pre>            |
|   | sll           | \$t4, \$t1, 16 | <pre># shift t4 and t5 left then right to gain their # seventh elements</pre> |
|   | sll           | \$t5, \$t3, 16 |                                                                               |

```
srl
                      $t4, $t4, 24
       srl
                      $t5, $t5, 24
                                            # jump to subroutine to check if A is equals B
       jal
                      EquLo
       sll
                      $s1, $s1, 8
                                            # shift the bytes twice to make room for the next
                                            # sum
       sll
                                            # shift t4 and t5 left then right to gain their
                      $t4, $t1, 24
                                            # eighth elements
                      $t5, $t3, 24
       sll
       srl
                      $t4, $t4, 24
       srl
                      $t5, $t5, 24
       jal
                      EquLo
                                            \# jump to subroutine to check if A is equals B
       Function code for exit
exit: ori
                      $v0, $zero, 10
       syscall
       Subroutine to check for overflow
EquHi: bne
                      $t4, $t5, EndH
                                            # exits subroutine if A != B
                                            # sets D's element to 0xFF if A = B
       addi
                      $s0, $s0, 0xFF
EndH: jr
                                            # return to main routine
                      $ra
                                            # exits subroutine if A != B
EquLo: bne
                      $t4, $t5, EndL
                                            # sets D's element to 0xFF if A = B
                      $s1, $s1, 0xFF
       addi
EndL: jr
                      $ra
                                            # return to main routine
```

#### 1.12 Vec\_cmpltu

```
#********************************
                    vec_cmpltu.asm
# Version:
                    1.0
# Date:
                    November 12, 2018
                    Ellen Burger
# Programmer:
                    Code implementing the instruction 'vec_cmpltu d, a, b' into MIPS
# Description:
                    architecture. D, A, and B are 8-byte vectors with 2-byte wide elements.
#
                    The upper and lower halves of each vector are split between two
                    registers. The instruction checks if the element of A is less than B's,
                    and if so, saves 0xFF into D's corresponding element. If not, remains
                    0x0. This repeats for all eight elements.
# Register usage:
                    $t0 - contains the upper half of vector A
                    $t1 - contains the lower half of vector A
#
#
                    $t2 - contains the upper half of vector B
                    $t3 - contains the lower half of vector B
#
                    $t4 - contains vector A's two bytes that are being compared. Receives 1
#
                    if it is less than B's, 0 otherwise
                    $t5 - contains vector B's two bytes that are being compared
                    $s0 - contains the upper half of vector D
                    $s1 - contains the lower half of vector D
                    $ra - holds the return address
# Main code segment
.text
.globl main
                                        # load the lower half of vector A into t0
main:
     li
                    $t0, 0x5AFB6C1D
      li
                    $t1, 0xA65FC040
                                        # load the upper half of vector A into t1
      li
                    $t2, 0x52FBA415
                                        # load the lower half of vector B into t2
      li
                    $t3, 0xAE5FC841
                                        # load the upper half of vector B into t3
      Upper half of the vectors
      srl
                    $t4, $t0, 24
                                        # shift t4 and t5 right to gain their first
                                        # elements
      srl
                    $t5, $t2, 24
      slt
                    $t4, $t4, $t5
                                        # compares the elements
                                        # jump to subroutine to check if A is less than B
                    CmpHi
      jal
      sll
                    $s0, $s0, 8
                                        # shift the bytes twice to make room for the next
```

# sum

|   | sll           | \$t4, \$t0, 8    | <pre># shift t4 and t5 left then right to gain their # second elements</pre> |
|---|---------------|------------------|------------------------------------------------------------------------------|
|   | sll           | \$t5, \$t2, 8    |                                                                              |
|   | srl           | \$t4, \$t4, 24   |                                                                              |
|   | srl           | \$t5, \$t5, 24   |                                                                              |
|   | slt           | \$t4, \$t4, \$t5 | # compares the elements                                                      |
|   | jal           | CmpHi            | # jump to subroutine to check if A is less than B                            |
|   | sll           | \$s0, \$s0, 8    | # shift the bytes twice to make room for the next                            |
|   |               | ,,               | # sum                                                                        |
|   | sll           | \$t4, \$t0, 16   | <pre># shift t4 and t5 left then right to gain their # third elements</pre>  |
|   | sll           | \$t5, \$t2, 16   |                                                                              |
|   | srl           | \$t4, \$t4, 24   |                                                                              |
|   | srl           | \$t5, \$t5, 24   |                                                                              |
|   | slt           | \$t4, \$t4, \$t5 | # compares the elements                                                      |
|   | jal           | CmpHi            | # jump to subroutine to check if A is less than B                            |
|   | sll           | \$s0, \$s0, 8    | # shift the bytes twice to make room for the next                            |
|   |               |                  | # sum                                                                        |
|   | sll           | \$t4, \$t0, 24   | <pre># shift t4 and t5 left then right to gain their # fourth elements</pre> |
|   | sll           | \$t5, \$t2, 24   |                                                                              |
|   | srl           | \$t4, \$t4, 24   |                                                                              |
|   | srl           | \$t5, \$t5, 24   |                                                                              |
|   | slt           | \$t4, \$t4, \$t5 | # compares the elements                                                      |
|   | jal           | CmpHi            | # jump to subroutine to check if A is less than B                            |
| # | Lower half of | the vectors      |                                                                              |
|   | srl           | \$t4, \$t1, 24   | # shift t4 and t5 right to gain their fifth                                  |
|   |               |                  | # elements                                                                   |
|   | srl           | \$t5, \$t3, 24   |                                                                              |
|   | slt           | \$t4, \$t4, \$t5 | # compares the elements                                                      |
|   | jal           | CmpLow           | # jump to subroutine to check if A is less than B                            |
|   | sll           | \$s1, \$s1, 8    | # shift the bytes twice to make room for the next                            |
|   |               |                  | # sum                                                                        |
|   | sll           | \$t4, \$t1, 8    | <pre># shift t4 and t5 left then right to gain their # sixth elements</pre>  |
|   | sll           | \$t5, \$t3, 8    |                                                                              |
|   | srl           | \$t4, \$t4, 24   |                                                                              |
|   | srl           | \$t5, \$t5, 24   |                                                                              |
|   | slt           | \$t4, \$t4, \$t5 | # compares the elements                                                      |
|   | jal           | CmpLow           | $\mbox{\tt\#}$ jump to subroutine to check if A is less than B               |
|   | sll           | \$s1, \$s1, 8    | # shift the bytes twice to make room for the next                            |
|   |               |                  |                                                                              |

```
# sum
                                            # shift t4 and t5 left then right to gain their
       sll
                      $t4, $t1, 16
                                            # seventh elements
       sll
                      $t5, $t3, 16
       srl
                      $t4, $t4, 24
       srl
                      $t5, $t5, 24
                      $t4, $t4, $t5
       slt
                                            # compares the elements
                                            # jump to subroutine to check if A is less than B
       jal
                      CmpLow
                      $s1, $s1, 8
                                            # shift the bytes twice to make room for the next
       sll
                                            # sum
       sll
                      $t4, $t1, 24
                                            # shift t4 and t5 left then right to gain their
                                            # eighth elements
                      $t5, $t3, 24
       sll
       srl
                      $t4, $t4, 24
                      $t5, $t5, 24
       srl
                      $t4, $t4, $t5
       slt
                                            # compares the elements
                                            # jump to subroutine to check if A is less than B
       jal
                      CmpLow
       Function code for exit
exit: ori
                      $v0, $zero, 10
       syscall
       Subroutine to check for overflow
CmpHi: beq
                      $t4, $zero, EndH
                                            # exits subroutine if A is less than B
                                            # sets D's element to 0xFF if not
       addi
                      $s0, $s0, 0xFF
                                            # return to main routine
EndH:
       jr
                      $ra
                      $t4, $zero, EndL
                                            # exits subroutine if A is less than B
CmpLow: beq
       addi
                      $s1, $s1, 0xFF
                                            # sets D's element to 0xFF if not
EndL: jr
                                            # return to main routine
                      $ra
```

# 2. Application Specific Enhancements

```
2.1 Vec_and
```

```
# File name:
                    vec and.asm
# Version:
                    1.0
# Date:
                    November 12, 2018
# Programmer:
                    Ellen Burger
# Description:
                    Code implementing the instruction 'vec_and d, a, b' into MIPS
                    architecture. D, A, and B are 8-byte vectors with 2-byte wide elements.
                    The upper and lower halves of each vector are split between two
                    registers. The instruction and's each element from A and B one at a
                    time and stores it into the corresponding element in vector D.
#
# Register usage:
                    $t0 - contains the upper half of vector A
                    $t1 - contains the lower half of vector A
#
                    $t2 - contains the upper half of vector B
#
                    $t3 - contains the lower half of vector B
                    $t4 - contains vector A's two bytes that are being and'd, then receives
#
                    the result to be stored into vector D. Set to 0xff if the result causes
                    $t5 - contains vector B's two bytes that are being and'd
#
                    $s0 - contains the upper half of vector D
                    $s1 - contains the lower half of vector D
# Main code segment
.text
.globl main
                                         # load the upper half of vector A into t0
main:
      li
                    $t0, 0x233C475D
      1i
                                         # load the lower half of vector A into t1
                    $t1, 0x087F196F
      1i
                                         # load the upper half of vector B into t2
                    $t2, 0x981963C5
                                         # load the lower half of vector B into t3
      1i
                    $t3, 0x5E80B36E
      Upper half of the vectors
                    $t4, $t0, 24
                                         # shift t4 and t5 right to gain their first
                                         # elements
       srl
                    $t5, $t2, 24
```

|   | and           | \$t4, \$t4 | , \$t5   | # and elements and store the result in t4         |
|---|---------------|------------|----------|---------------------------------------------------|
|   | add           | \$s0, \$t4 | , \$zero | # store result into s0, the destination vector D  |
|   | sll           | \$s0, \$s0 | , 8      | # shift the bytes twice to make room for the next |
|   |               |            |          | # result                                          |
|   |               |            |          |                                                   |
|   | sll           | \$t4, \$t0 | , 8      | # shift t4 and t5 left then right to gain their   |
|   |               |            |          | # second elements                                 |
|   | sll           | \$t5, \$t2 | , 8      |                                                   |
|   | srl           | \$t4, \$t4 | , 24     |                                                   |
|   | srl           | \$t5, \$t5 | , 24     |                                                   |
|   | and           | \$t4, \$t4 | , \$t5   | # and elements and store the result in t4         |
|   | add           | \$s0, \$s0 | , \$t4   | # store result into s0, the destination vector D  |
|   | sll           | \$s0, \$s0 | , 8      | # shift the bytes twice to make room for the next |
|   |               |            |          | # result                                          |
|   |               |            |          |                                                   |
|   | sll           | \$t4, \$t0 | , 16     | # shift t4 and t5 left then right to gain their   |
|   |               |            |          | # third elements                                  |
|   | sll           | \$t5, \$t2 | , 16     |                                                   |
|   | srl           | \$t4, \$t4 | , 24     |                                                   |
|   | srl           | \$t5, \$t5 | , 24     |                                                   |
|   | and           | \$t4, \$t4 | , \$t5   | # and elements and store the result in t4         |
|   | add           | \$s0, \$s0 | , \$t4   | # store result into s0, the destination vector D  |
|   | sll           | \$s0, \$s0 | , 8      | # shift the bytes twice to make room for the next |
|   |               |            |          | # result                                          |
|   |               |            |          |                                                   |
|   | sll           | \$t4, \$t0 | , 24     | # shift t4 and t5 left then right to gain their   |
|   |               |            |          | # fourth elements                                 |
|   | sll           | \$t5, \$t2 | , 24     |                                                   |
|   | srl           | \$t4, \$t4 | , 24     |                                                   |
|   | srl           | \$t5, \$t5 | , 24     |                                                   |
|   | or            | \$t4, \$t4 | , \$t5   | # and elements and store the result in t4         |
|   | add           | \$s0, \$s0 | , \$t4   | # store result into s0, the destination vector D  |
|   |               |            |          |                                                   |
| # | Lower half of | the vecto  | rs       |                                                   |
|   | srl           | \$t4, \$t1 | , 24     | # shift t4 and t5 right to gain their fifth       |
|   |               |            |          | # elements                                        |
|   | srl           | \$t5, \$t3 |          |                                                   |
|   | and           | \$t4, \$t4 | , \$t5   | # and elements and store the result in t4         |
|   | add           | \$s1, \$t4 | , \$zero | # store result into s1, the destination vector D  |
|   | sll           | \$s1, \$s1 | , 8      | # shift the bytes twice to make room for the next |
|   |               |            |          | # result                                          |
|   |               |            |          |                                                   |
|   | sll           | \$t4, \$t1 | , 8      | # shift t4 and t5 left then right to gain their   |
|   |               |            |          | # sixth elements                                  |
|   | sll           | \$t5, \$t3 |          |                                                   |
|   | srl           | \$t4, \$t4 |          |                                                   |
|   | srl           | \$t5, \$t5 |          |                                                   |
|   | and           | \$t4, \$t4 | , \$t5   | # and elements and store the result in t4         |
|   |               |            |          |                                                   |

```
add
                      $s1, $s1, $t4
                                            # store result into s1, the destination vector D
       sll
                      $s1, $s1, 8
                                            # shift the bytes twice to make room for the next
                                            # result
       sll
                      $t4, $t1, 16
                                            # shift t4 and t5 left then right to gain their
                                            # seventh elements
       sll
                      $t5, $t3, 16
                      $t4, $t4, 24
       srl
                      $t5, $t5, 24
       srl
                      $t4, $t4, $t5
                                            # and elements and store the result in t4
       and
       add
                      $s1, $s1, $t4
                                            # store result into s1, the destination vector D
       sll
                      $s1, $s1, 8
                                            # shift the bytes twice to make room for the next
                                            # result
       sll
                      $t4, $t1, 24
                                            # shift t4 and t5 left then right to gain their
                                            # eighth elements
                      $t5, $t3, 24
       sll
                      $t4, $t4, 24
       srl
       srl
                      $t5, $t5, 24
                      $t4, $t4, $t5
                                            # and elements and store the result in t4
       and
                                            # store result into s1, the destination vector D
       add
                      $s1, $s1, $t4
       Function code for exit
exit: ori
                      $v0, $zero, 10
       syscall
```

#### 2.2 Vec\_beq

```
# File name:
                   vec_beq.asm
# Version:
                   1.0
# Date:
                   November 12, 2018
# Programmer:
                   Ellen Burger
# Description:
                   Code implementing the instruction 'vec_beq a, b, imm' into MIPS
                   architecture. A and B are 8-byte vectors with 2-byte wide elements. The
#
                   upper and lower halves of each vector are split between two registers.
                   The instruction checks if the vectors are equal element by element. If
                   so, branches to the address in imm which is represented by "Target" in
#
                   this example. Moves onto the next instruction as normal if not.
# Register usage:
                   $t0 - contains the upper half of vector A
                   $t1 - contains the lower half of vector A
                   $t2 - contains the upper half of vector B
                   $t3 - contains the lower half of vector B
#*********************************
# Main code segment
.text
.globl main
main: li
                   $t0, 0x233C475D
                                       # load the lower half of vector A into t0
      li
                   $t1, 0x087F196F
                                       # load the upper half of vector A into t1
                                       # load the lower half of vector B into t2
      li
                   $t2, 0x233C475D
      1i
                   $t3, 0x087F196F
                                       # load the upper half of vector B into t3
                                       # checks if the upper halves of A and B are
      beq
                   $t0, $t2, LoTest
                                       # equal and branches to Lo. Test if so. Exits if
                                       # not
      j
                   exit
                                       # checks if the lower halves of A and B are
LoTest: beq
                   $t1, $t3, Target
                                       # equal and branches to Target if so. Exits if not
      Function code for exit
exit: ori
                   $v0, $zero, 10
      syscall
```

# Branch to the target Target: j exit

# Instruction branches to Target if A = B.

# In this example, Target then exits the

# instruction

#### 2.3 Vec\_bne

```
#****************************
# File name:
                    vec bne.asm
# Version:
                    1.0
# Date:
                    November 12, 2018
# Programmer:
                    Ellen Burger
                    Code implementing the instruction 'vec_beg a, b, imm' into MIPS
# Description:
                    architecture. A and B are 8-byte vectors with 2-byte wide elements. The
                    upper and lower halves of each vector are split between two registers.
                    The instruction checks if the vectors are inquaal at any element. If
                    so, branches to the address in imm which is represented by "Target" in
                    this example. Moves onto the next instruction as normal if not.
#
                    $t0 - contains the upper half of vector A
# Register usage:
#
                    $t1 - contains the lower half of vector A
#
                    $t2 - contains the upper half of vector B
                    $t3 - contains the lower half of vector B
#*****************************
# Main code segment
.text
.globl main
                                               # load the lower half of vector A into t0
                    $t0, 0x233C475D
main:
     li
      li
                    $t1, 0x087F196F
                                               # load the upper half of vector A into t1
                    $t2, 0x233C475D
                                               # load the lower half of vector B into t2
      1i
                    $t3, 0x087F087F
                                               # load the upper half of vector B into t3
      bne
                    $t0, $t2, Target
                                               # checks if the upper halves of A and B
                                               # aren't equal and branches to Target if
                                               # so. Continues to check the lower halves
                                               # if not
                                               # checks if the lower halves of A and B
                    $t1, $t3, Target
      bne
                                               # aren't equal and branches to Target if
                                               # so. Exits if not
      Function code for exit
exit: ori
                    $v0, $zero, 10
      syscall
```

# Branch to the immediate value Target: j exit

- # Instruction branches to Target if A != B.
- # In tHIS example, Target then exits the
- # instruction

#### 2.4 Vec\_decry

```
#****************************
# File name:
                    vec_decry.asm
# Version:
                    1.0
# Date:
                    November 12, 2018
# Programmer:
                    Ellen Burger
# Description:
                    Code implementing the instruction 'vec_decry d, a, b' into MIPS
                    architecture. D and B are 8-byte vectors; D has two-byte wide elements
                    and B has four-byte wide elements. A is a 16-byte vector with four-byte
                    wide elements. The upper and lower halves of D and B are split between
                    two registers, and A quartered between four. The instruction decrypts
                    each element from A using RSA decryption algorithm. The algorithm's p,
                    q, e, and d values are supplied by each of B's elements. The decrypted
                    elements of A are stored into D's elements one at a time.
#
#
# Register usage:
                    $t0 - contains the first quarter of vector A
                    $t1 - contains the second quarter of vector A
                    $t2 - contains the third quarter of vector A
                    $t3 - contains the fourth quarter of vector A
                    $t4 - contains the upper half of vector B, p in the upper element and q
                    in the lower
                    $t5 - contains the lower half of vector B, e in the upper element and d
                    in the lower
                    $t6 - contains n which is found by p * q
#
                    $t7 - contains d
                    $t8 - contains the element from A to be decrypted, then stores into D
                    after decryption
                    $s0 - contains the upper half of vector D
                    $s1 - contains the lower half of vector D
                    $a0 - acts as a loop counter, ending the RSA algorithm when equaling d
#
                    $a1 - used to calculate the decrypted value in the RSA algorithm
                    $ra - holds the return address
#*******************************
# Main code segment
.text
.globl main
main: li
                    $t0, 0x024d0399
                                         # load the first quarter of vector A into t0
      li
                    $t1, 0x029d0449
                                         # load the second quarter of vector A into t1
```

```
li
               $t2, 0x07f90932
                                     # load the third quarter of vector A into t2
li
               $t3, 0x08a30889
                                     # load the fourth quarter of vector A into t3
                                     # load the upper half of vector B into t4
li
               $t4, 0x003D0035
li
               $t5, 0x0011019D
                                     # load the lower half of vector B into t5
               $t6, $t4, 16
                                     # shift t6 and t7 left and right to set them to p
srl
                                     # and q
               $t7, $t4, 16
sll
srl
               $t7, $t7, 16
               $t6, $t7
                                     # calculate and store n into t6
mult
mflo
               $t6
sll
               $t7, $t5, 16
                                     # store d into t7
               $t7, $t7, 16
srl
A's upper half
srl
               $t8, $t0, 16
                                     # set t8 to the first element
                                     # call the decryption subroutine
jal
               Decry
               $s0, $s0, $t8
                                     # store the decrypted element into D's first
add
                                     # element
sll
               $s0, $s0, 8
                                     # shift the element to make room for the next one
sll
               $t8, $t0, 16
                                     # set t8 to the second element
srl
               $t8, $t8, 16
jal
               Decry
                                     # call the decryption subroutine
                                     # store the decrypted element into D's second
add
               $s0, $s0, $t8
                                     # element
                                     # shift the element to make room for the next one
               $s0, $s0, 8
sll
srl
               $t8, $t1, 16
                                     # set t8 to the third element
                                     # call the decryption subroutine
jal
               Decry
add
               $s0, $s0, $t8
                                     # store the decrypted element into D's third
                                     # element
                                     # shift the element to make room for the next one
sll
               $s0, $s0, 8
sll
               $t8, $t1, 16
                                     # set t8 to the fourth element
               $t8, $t8, 16
srl
                                     # call the decryption subroutine
jal
               Decry
add
               $s0, $s0, $t8
                                     # store the decrypted element into D's fourth
                                     # element
A's lower half
               $t8, $t2, 16
                                     # set t8 to the first element
srl
               Decry
                                     # call the decryption subroutine
jal
add
               $s1, $s1, $t8
                                     # store the decrypted element into D's first
                                     # element
sll
               $s1, $s1, 8
                                     # shift the element to make room for the next one
               $t8, $t2, 16
                                     # set t8 to the second element
sll
```

```
$t8, $t8, 16
       srl
       jal
                      Decry
                                            # call the decryption subroutine
       add
                      $s1, $s1, $t8
                                            # store the decrypted element into D's second
                                            # shift the element to make room for the next one
       sll
                      $s1, $s1, 8
       srl
                      $t8, $t3, 16
                                            # set t8 to the third element
       jal
                                            # call the decryption subroutine
                      Decry
                                            # store the decrypted element into D's third
       add
                      $s1, $s1, $t8
                                            # element
       sll
                      $s1, $s1, 8
                                            # shift the element to make room for the next one
       sll
                      $t8, $t3, 16
                                            # set t8 to the fourth element
       srl
                      $t8, $t8, 16
       jal
                                            # call the decryption subroutine
                      Decry
       add
                      $s1, $s1, $t8
                                            # store the decrypted element into D's fourth
                                            # element
       Function code for exit
exit:
      ori
                      $v0, $zero, 10
       syscall
       Subroutine implementing RSA decryption
Decry: add
                      $a0, $zero, $zero
                                            # resets a0 to zero
                      $a1, $zero, 0x1
                                            # resets a1 to 1
       addi
Loop: addi
                      $a0, $a0, 0x1
                                            # increments the loop counter, a0
       mult
                      $a1, $t8
                                            # multiplies a1 by the value being decrypted and
stores into a1
       mflo
                      $a1
       div
                      $a1, $t6
                                            # divides a1 by n and stores into a1
       mfhi
                      $a1
       bne
                      $a0, $t7, Loop
                                            \# branches if a0 = t7, e
                                            # sets t8 to a1, the decrypted value
       add
                      $t8, $a1, $zero
       jr
                      $ra
                                            # returns to main routine
```

#### 2.5 Vec\_encry

```
#****************************
# File name:
                    vec_encry.asm
# Version:
                    1.0
# Date:
                    November 12, 2018
# Programmer:
                    Ellen Burger
# Description:
                    Code implementing the instruction 'vec_encry d, a, b' into MIPS
                     architecture. A and B are 8-byte vectors; A has two-byte wide elements
                     and B has four-byte wide elements. D is a 16-byte vector with four-byte
                     wide elements. The upper and lower halves of A and B are split between
                     two registers, and D quartered between four. The instruction encrypts
                     each element from A using RSA encryption algorithm. The algorithm's p,
                     q, e, and d values are supplied by each of B's elements. The encrypted
#
                     elements of A are stored into D's elements one at a time.
#
                    $t0 - contains the upper half of vector A
# Register usage:
#
                    $t1 - contains the lower half of vector A
                    $t2 - contains the upper half of vector B, p in the upper element and q
                    in the lower
                    $t3 - contains the lower half of vector B, e in the upper element and d
                    in the lower
                    t4 - contains n which is found by p * q
                    $t5 - contains e
                    $t6 - contains the element from A to be encrypted, then stores into D
#
                    after encryption
                    $s0 - contains the first quarter of vector D
                    $s1 - contains the second quarter of vector D
                    $s2 - contains the third quarter of vector D
                    $s3 - contains the fourth quarter of vector D
                    $a0 - acts as a loop counter, ending the RSA algorithm when equaling e
#
                    $a1 - used to calculate the encrypted value in the RSA algorithm
                    $ra - holds the return address
#*******************************
# Main code segment
.text
.globl main
main: li
                    $t0, 0x5D23473C
                                         # load the upper half of vector A into t0
                                         # load the lower half of vector A into t1
      li
                    $t1, 0x087F196F
```

```
li
               $t2, 0x003D0035
                                     # load the upper half of vector B into t2
li
               $t3, 0x0011019D
                                     # load the lower half of vector B into t2
srl
               $t4, $t2, 16
                                     # shift t4 and t5 left and right to set them to p
                                     # and q
s11
               $t5, $t2, 16
               $t5, $t5, 16
srl
                                     # calculate and store n into t4
mult
               $t4, $t5
mflo
               $t4
                                     # store e into t5
srl
               $t5, $t3, 16
A's upper half
               $t6, $t0, 24
srl
                                     # set t6 to the first element
jal
                                     # call the encryption subroutine
               Encry
               $s0, $s0, $t6
                                     # store the encrypted element into D's first
add
                                     # element
                                     # shift the element to make room for the next one
sll
               $s0, $s0, 16
sll
               $t6, $t0, 8
                                     # set t6 to the second element
srl
               $t6, $t6, 24
                                     # call the encryption subroutine
ial
               Encry
                                     # store the encrypted element into D's second
add
               $s0, $s0, $t6
                                     # element
                                     # set t6 to the third element
sll
               $t6, $t0, 16
               $t6, $t6, 24
srl
                                     # call the encryption subroutine
jal
               Encry
                                     # store the encrypted element into D's third
add
               $s1, $s1, $t6
                                     # element
sll
                                     # shift the element to make room for the next one
               $s1, $s1, 16
                                     # set t6 to the fourth element
sll
               $t6, $t0, 24
srl
               $t6, $t6, 24
                                     # call the encryption subroutine
jal
               Encry
add
               $s1, $s1, $t6
                                     # store the encrypted element into D's fourth
                                     # element
A's lower half
srl
               $t6, $t1, 24
                                     # set t6 to the first element
jal
               Encry
                                     # call the encryption subroutine
add
                                     # store the encrypted element into D's first
               $s2, $s2, $t6
                                     # element
                                     # shift the element to make room for the next one
sll
               $s2, $s2, 16
               $t6, $t1, 8
                                     # set t6 to the second element
sll
srl
               $t6, $t6, 24
               Encry
                                     # call the encryption subroutine
jal
                                     # store the encrypted element into D's second
add
               $s2, $s2, $t6
```

```
# element
                                            # set t6 to the third element
       sll
                      $t6, $t1, 16
       srl
                      $t6, $t6, 24
                                            # call the encryption subroutine
       jal
                      Encry
       add
                      $s3, $s3, $t6
                                            # store the encrypted element into D's third
                                            # element
                                            # shift the element to make room for the next one
       sll
                      $s3, $s3, 16
                                            # set t6 to the fourth element
       sll
                      $t6, $t1, 24
       srl
                      $t6, $t6, 24
       jal
                      Encry
                                            # call the encryption subroutine
       add
                      $s3, $s3, $t6
                                            # store the encrypted element into D's fourth
                                            # element
       Function code for exit
exit: ori
                      $v0, $zero, 10
       syscall
       Subroutine implementing RSA encryption
Encry: add
                      $a0, $zero, $zero
                                            # resets a0 to zero
       addi
                      $a1, $zero, 0x1
                                            # resets a1 to 1
Loop:
      addi
                      $a0, $a0, 0x1
                                            # increments the loop counter, a0
       mult
                      $a1, $t6
                                            # multiplies a1 by the value being encrypted and
                                            # stores into a1
       mflo
                      $a1
       div
                      $a1, $t4
                                            # divides a1 by n and stores into a1
       mfhi
                      $a1
       bne
                      $a0, $t5, Loop
                                            \# branches if a0 = t5, e
                                            # sets t6 to a1, the encrypted value
       add
                      $t6, $a1, $zero
                                            # returns to main routine
                      $ra
       jr
```

#### 2.6 Vec\_or

```
#****************************
# File name:
                    vec or asm
# Version:
                    1.0
# Date:
                    November 12, 2018
# Programmer:
                    Ellen Burger
                    Code implementing the instruction 'vec_or d, a, b' into MIPS
# Description:
                    architecture. D, A, and B are 8-byte vectors with 2-byte wide elements.
                    The upper and lower halves of each vector are split between two
                    registers. The instruction or's each element from A and B one at a time
                    and stores it into the corresponding element in vector D.
# Register usage:
                    $t0 - contains the upper half of vector A
                    $t1 - contains the lower half of vector A
#
                    $t2 - contains the upper half of vector B
#
                    $t3 - contains the lower half of vector B
#
                    $t4 - contains vector A's two bytes that are being or'd, then receives
                    the result to be stored into vector D. Set to 0xff if the result causes
                    overflow
                    $t5 - contains vector B's two bytes that are being or'd
#
                    $s0 - contains the upper half of vector D
                    $s1 - contains the lower half of vector D
#****************************
# Main code segment
.text
.globl main
main: li
                    $t0, 0x233C475D
                                         # load the upper half of vector A into t0
      li
                                         # load the lower half of vector A into t1
                    $t1, 0x087F196F
      li
                    $t2, 0x981963C5
                                         # load the upper half of vector B into t2
      li
                    $t3, 0x5E80B36E
                                         # load the lower half of vector B into t3
      Upper half of the vectors
      srl
                    $t4, $t0, 24
                                         # shift t4 and t5 right to gain their first
                                         # elements
      srl
                    $t5, $t2, 24
                    $t4, $t4, $t5
                                         # or elements and store the result in t4
      or
                                         # store result into s0, the destination vector D
                    $s0, $t4, $zero
       add
       sll
                    $s0, $s0, 8
                                         # shift the bytes twice to make room for the next
```

```
# result
sll
               $t4, $t0, 8
                                     # shift t4 and t5 left then right to gain their
                                     # second elements
sll
               $t5, $t2, 8
               $t4, $t4, 24
srl
srl
               $t5, $t5, 24
               $t4, $t4, $t5
                                     # or elements and store the result in t4
or
                                     # store result into s0, the destination vector D
add
               $s0, $s0, $t4
                                     # shift the bytes twice to make room for the next
sll
               $s0, $s0, 8
                                     # result
sll
               $t4, $t0, 16
                                     # shift t4 and t5 left then right to gain their
                                     # third elements
sll
               $t5, $t2, 16
srl
               $t4, $t4, 24
               $t5, $t5, 24
srl
               $t4, $t4, $t5
                                     # or elements and store the result in t4
or
                                     # store result into s0, the destination vector D
add
               $s0, $s0, $t4
sll
               $s0, $s0, 8
                                     # shift the bytes twice to make room for the next
                                     # result
sll
               $t4, $t0, 24
                                     # shift t4 and t5 left then right to gain their
                                     # fourth elements
sll
               $t5, $t2, 24
srl
               $t4, $t4, 24
srl
               $t5, $t5, 24
                                     # or elements and store the result in t4
               $t4, $t4, $t5
add
               $s0, $s0, $t4
                                     # store result into s0, the destination vector D
Lower half of the vectors
srl
               $t4, $t1, 24
                                     # shift t4 and t5 right to gain their fifth
                                     # elements
srl
               $t5, $t3, 24
               $t4, $t4, $t5
                                     # or elements and store the result in t4
or
                                     # store result into s1, the destination vector D
add
               $s1, $t4, $zero
sll
               $s1, $s1, 8
                                     # shift the bytes twice to make room for the next
                                     # result
sll
               $t4, $t1, 8
                                     # shift t4 and t5 left then right to gain their
                                     # sixth elements
sll
               $t5, $t3, 8
srl
               $t4, $t4, 24
srl
               $t5, $t5, 24
                                     # or elements and store the result in t4
or
               $t4, $t4, $t5
add
               $s1, $s1, $t4
                                     # store result into s1, the destination vector D
sll
               $s1, $s1, 8
                                     # shift the bytes twice to make room for the next
```

|       |               |                  | # result                                                                      |
|-------|---------------|------------------|-------------------------------------------------------------------------------|
|       | sll           | \$t4, \$t1, 16   | <pre># shift t4 and t5 left then right to gain their # seventh elements</pre> |
|       | sll           | \$t5, \$t3, 16   |                                                                               |
|       | srl           | \$t4, \$t4, 24   |                                                                               |
|       | srl           | \$t5, \$t5, 24   |                                                                               |
|       | or            | \$t4, \$t4, \$t5 | # or elements and store the result in t4                                      |
|       | add           | \$s1, \$s1, \$t4 | # store result into s1, the destination vector D                              |
|       | sll           | \$s1, \$s1, 8    | # shift the bytes twice to make room for the next                             |
|       |               |                  | # result                                                                      |
|       |               |                  |                                                                               |
|       | sll           | \$t4, \$t1, 24   | # shift t4 and t5 left then right to gain their                               |
|       |               |                  | # eighth elements                                                             |
|       | sll           | \$t5, \$t3, 24   |                                                                               |
|       | srl           | \$t4, \$t4, 24   |                                                                               |
|       | srl           | \$t5, \$t5, 24   |                                                                               |
|       | or            | \$t4, \$t4, \$t5 | # or elements and store the result in t4                                      |
|       | add           | \$s1, \$s1, \$t4 | # store result into s1, the destination vector D                              |
|       |               |                  |                                                                               |
| #     | Function code | for exit         |                                                                               |
| exit: | ori           | \$v0, \$zero, 10 |                                                                               |
|       | syscall       |                  |                                                                               |
|       |               |                  |                                                                               |

#### 2.7 Vec\_sortlow

```
#****************************
# File name:
                    vec sortlow.asm
# Version:
                    1.0
# Date:
                    November 12, 2018
# Programmer:
                   Ellen Burger
# Description:
                    Code implementing the instruction 'vec_sortlow d, a' into MIPS
                    architecture. D and A are 8-byte vectors with 2-byte wide elements. The
                    upper and lower halves of each vector are split between two registers.
                    The instruction sorts the elements in A until the entire vector is in
                    decreasing numerical order. The sorted result is stored in D.
# Register usage:
                    $t0 - contains the upper half of vector A
                    $t1 - contains the lower half of vector A
#
#
                    $t2 - contains an element of A to be compared with the following
#
                    element, then swapped if less than
                    $t3 - contains an element of A to be compared with the previous
                    element, then swapped if not less than
                    $t4 - contains a portion of s0 or s1 to be subtracted from s0 or s1.
                    The gap is then filled in with t1 and t2, swapped if needing to be
#
                    sorted
                    $s0 - contains the upper half of vector D
                    $s1 - contains the lower half of vector D
#
#
                    $a0 - set to 0 if t2 < t3 and needs to be swapped
                    $ra - holds the return address
# Main code segment
.text
.globl main
main: li
                    $t0, 0x5D23473C
                                        # load the upper half of vector A into t0
                                        # load the lower half of vector A into t1
      li
                    $t1, 0x087F196F
      add
                    $s0, $t0, $zero
                                        # set s0 to t0, the vector to be sorted
      add
                    $s1, $t1, $zero
                                        # set s1 to t1, the vector to be sorted
11:
                                        # sets the swap checker back to zero
      add
                    $t9, $zero, $zero
      srl
                    $t2, $s0, 24
                                        # shift t2 and t3 left then right to gain the
```

```
# first and second elements
       sll
                      $t3, $s0, 8
       srl
                      $t3, $t3, 24
       slt
                      $a0, $t3, $t2
                                             # checks if the element in t2 is greater than
                                             # t3's, branches to L2 if so
       bne
                      $a0, $zero, L2
       sll
                      $s0, $s0, 16
                                             # if not, swaps the elements
       srl
                      $s0, $s0, 16
       jal
                      Swap
       sll
                      $t2, $t2, 24
       sll
                      $t3, $t3, 16
                      $s0, $s0, $t2
       add
       add
                      $s0, $s0, $t3
L2:
                      $t2, $s0, 8
       sll
                                             # shift t2 and t3 left then right to gain the
                                             # second and third elements
                      $t3, $s0, 16
       sll
                      $t2, $t2, 24
       srl
       srl
                      $t3, $t3, 24
       slt
                      $a0, $t3, $t2
                                             # checks if the element in t2 is greater than
                                             # t3's, branches to L3 if so
       bne
                      $a0, $zero, L3
       sll
                      $t4, $s0, 8
                                             # if not, swaps the elements
       srl
                      $t4, $t4, 16
                      $t4, $t4, 8
       sll
       sub
                      $s0, $s0, $t4
       jal
                      Swap
       sll
                      $t2, $t2, 16
       sll
                      $t3, $t3, 8
                      $s0, $s0, $t2
       add
       add
                      $s0, $s0, $t3
L3:
                                             # shift t2 and t3 left then right to gain the
                      $t2, $s0, 16
       sll
                                             # third and fourth elements
       sll
                      $t3, $s0, 24
                      $t2, $t2, 24
       srl
       srl
                      $t3, $t3, 24
                      $a0, $t3, $t2
                                             # checks if the element in t2 is greater than
       slt
                                             # t3's, branches to L4 if so
       bne
                      $a0, $zero, L4
                      $s0, $s0, 16
                                             # if not, swaps the elements
       srl
                      $s0, $s0, 16
       sll
       jal
                      Swap
       sll
                      $t2, $t2, 8
       add
                      $s0, $s0, $t2
       add
                      $s0, $s0, $t3
L4:
       sll
                      $t2, $s0, 24
                                             # shift t2 and t3 left then right to gain the
```

```
# fourth and fifth elements
       srl
                      $t2, $t2, 24
       srl
                      $t3, $s1, 24
       slt
                      $a0, $t3, $t2
                                             # checks if the element in t2 is greater than
                                             # t3's, branches to L5 if so
       bne
                      $a0, $zero, L5
       srl
                      $s0, $s0, 8
                                             # if not, swaps the elements
                      $s0, $s0, 8
       sll
       sll
                      $s1, $s1, 8
                      $s1, $s1, 8
       srl
       jal
                      Swap
       sll
                      $t3, $t3, 24
       add
                      $s0, $s0, $t2
       add
                      $s1, $s1, $t3
L5:
                      $t2, $s1, 24
                                             # shift t2 and t3 left then right to gain the
       srl
                                             # fifth and sixth elements
       sll
                      $t3, $s1, 8
       srl
                      $t3, $t3, 24
       slt
                      $a0, $t3, $t2
                                             # checks if the element in t2 is greater than
                                             # t3's, branches to L6 if so
       bne
                      $a0, $zero, L6
       sll
                      $s1, $s1, 16
                                             # if not, swaps the elements
       srl
                      $s1, $s1, 16
       jal
                      Swap
                      $t2, $t2, 24
       sll
                      $t3, $t3, 16
       sll
       add
                      $s1, $s1, $t2
       add
                      $s1, $s1, $t3
L6:
       s11
                      $t2, $s1, 8
                                             # shift t2 and t3 left then right to gain the
                                             # sixth and seventh elements
       sll
                      $t3, $s1, 16
       srl
                      $t2, $t2, 24
                      $t3, $t3, 24
       srl
                      $a0, $t3, $t2
                                             # checks if the element in t2 is greater than
       slt
                                             # t3's, branches to L7 if so
       bne
                      $a0, $zero, L7
                      $t4, $s1, 8
       sll
                                             # if not, swaps the elements
       srl
                      $t4, $t4, 16
                      $t4, $t4, 8
       sll
                      $s1, $s1, $t4
       sub
       jal
                      Swap
       sll
                      $t2, $t2, 16
       sll
                      $t3, $t3, 8
       add
                      $s1, $s1, $t2
       add
                      $s1, $s1, $t3
```

```
L7:
       sll
                      $t2, $s1, 16
                                            # shift t2 and t3 left then right to gain the
                                            # seventh and eigth elements
       sll
                      $t3, $s1, 24
       srl
                      $t2, $t2, 24
       srl
                      $t3, $t3, 24
       slt
                      $a0, $t3, $t2
                                            # checks if the element in t2 is greater than
                                            # t3's, branches to L4 if so
       bne
                      $a0, $zero, L8
                      $s1, $s1, 16
       srl
                                            # if not, swaps the elements
       sll
                      $s1, $s1, 16
       jal
                      Swap
       sll
                      $t2, $t2, 8
                      $s1, $s1, $t2
       add
       add
                      $s1, $s1, $t3
L8:
                                            # if no swaps have happened the entire sequence,
                      $t9, $zero, L1
       bne
                                            # the vector is sorted and instruction ended
       Function code for exit
exit:
                      $v0, $zero, 10
       syscall
       Subroutine implementing the swap
                      $a0, $t2, $zero
                                            # swaps the registers the elements are in
Swap:
       add
       add
                      $t2, $t3, $zero
       add
                      $t3, $a0, $zero
       addi
                      $t9, $zero, 0x1
                                            # t9 is set to 1 if a swap has taken place
                                            # returns to main routine
       jr
                      $ra
```

#### 2.8 Vec\_sortup

```
#****************************
# File name:
                    vec sortup.asm
# Version:
                    1.0
# Date:
                    November 12, 2018
# Programmer:
                   Ellen Burger
# Description:
                    Code implementing the instruction 'vec_sortup d, a' into MIPS
                    architecture. D and A are 8-byte vectors with 2-byte wide elements. The
                    upper and lower halves of each vector are split between two registers.
                    The instruction sorts the elements in A until the entire vector is in
                    increasing numerical order. The sorted result is stored in D.
# Register usage:
                    $t0 - contains the upper half of vector A
                    $t1 - contains the lower half of vector A
#
#
                    $t2 - contains an element of A to be compared with the following
#
                    element, then swapped if not less than
                    $t3 - contains an element of A to be compared with the previous
                    element, then swapped if less than
                    $t4 - contains a portion of s0 or s1 to be subtracted from s0 or s1.
                    The gap is then filled in with t1 and t2, swapped if needing to be
#
                    sorted
                    $s0 - contains the upper half of vector D
                    $s1 - contains the lower half of vector D
#
#
                    a0 - set to 0 if t2 > t3 and needs to be swapped
                    $ra - holds the return address
# Main code segment
.text
.globl main
main: li
                    $t0, 0x5D23473C
                                        # load the upper half of vector A into t0
                                        # load the lower half of vector A into t1
      li
                    $t1, 0x087F196F
      add
                    $s0, $t0, $zero
                                        # set s0 to t0, the vector to be sorted
      add
                    $s1, $t1, $zero
                                        # set s1 to t1, the vector to be sorted
11:
                                        # sets the swap checker back to zero
      add
                    $t9, $zero, $zero
      sr1
                    $t2, $s0, 24
                                        # shift t2 and t3 left then right to gain the
first and second elements
```

```
sll
                      $t3, $s0, 8
       srl
                      $t3, $t3, 24
       slt
                      $a0, $t2, $t3
                                             # checks if the element in t2 is less than t3's,
                                             # branches to L2 if so
       bne
                      $a0, $zero, L2
       sll
                      $s0, $s0, 16
                                             # if not, swaps the elements
       srl
                      $s0, $s0, 16
       jal
                      Swap
       sll
                      $t2, $t2, 24
                      $t3, $t3, 16
       sll
       add
                      $s0, $s0, $t2
                      $s0, $s0, $t3
       add
L2:
       s11
                      $t2, $s0, 8
                                             # shift t2 and t3 left then right to gain the
                                             # second and third elements
       sll
                      $t3, $s0, 16
                      $t2, $t2, 24
       srl
                      $t3, $t3, 24
       srl
                                             # checks if the element in t2 is less than t3's,
       slt
                      $a0, $t2, $t3
                                             # branches to L3 if so
                      $a0, $zero, L3
       bne
       s11
                      $t4, $s0, 8
                                             # if not, swaps the elements
                      $t4, $t4, 16
       srl
       sll
                      $t4, $t4, 8
                      $s0, $s0, $t4
       sub
                      Swap
       jal
       sll
                      $t2, $t2, 16
                      $t3, $t3, 8
       sll
       add
                      $s0, $s0, $t2
                      $s0, $s0, $t3
       add
L3:
       sll
                      $t2, $s0, 16
                                             # shift t2 and t3 left then right to gain the
                                             # third and fourth elements
       sll
                      $t3, $s0, 24
                      $t2, $t2, 24
       srl
                      $t3, $t3, 24
       srl
       slt
                      $a0, $t2, $t3
                                             # checks if the element in t2 is less than t3's,
                                             # branches to L4 if so
       bne
                      $a0, $zero, L4
       srl
                      $s0, $s0, 16
                                             # if not, swaps the elements
       sll
                      $s0, $s0, 16
                      Swap
       jal
                      $t2, $t2, 8
       sll
       add
                      $s0, $s0, $t2
       add
                      $s0, $s0, $t3
L4:
       sll
                      $t2, $s0, 24
                                             # shift t2 and t3 left then right to gain the
```

```
# fourth and fifth elements
       srl
                      $t2, $t2, 24
       srl
                      $t3, $s1, 24
       slt
                      $a0, $t2, $t3
                                             # checks if the element in t2 is less than t3's,
                                             # branches to L5 if so
       bne
                      $a0, $zero, L5
       srl
                      $s0, $s0, 8
                                             # if not, swaps the elements
                      $s0, $s0, 8
       sll
       sll
                      $s1, $s1, 8
                      $s1, $s1, 8
       srl
       jal
                      Swap
       sll
                      $t3, $t3, 24
       add
                      $s0, $s0, $t2
       add
                      $s1, $s1, $t3
L5:
                      $t2, $s1, 24
                                             # shift t2 and t3 left then right to gain the
       srl
                                             # fifth and sixth elements
       sll
                      $t3, $s1, 8
       srl
                      $t3, $t3, 24
       slt
                      $a0, $t2, $t3
                                             # checks if the element in t2 is less than t3's,
                                             #branches to L6 if so
       bne
                      $a0, $zero, L6
       sll
                      $s1, $s1, 16
                                             # if not, swaps the elements
       srl
                      $s1, $s1, 16
       jal
                      Swap
                      $t2, $t2, 24
       sll
                      $t3, $t3, 16
       sll
       add
                      $s1, $s1, $t2
       add
                      $s1, $s1, $t3
L6:
       s11
                      $t2, $s1, 8
                                             # shift t2 and t3 left then right to gain the
                                             # sixth and seventh elements
       sll
                      $t3, $s1, 16
       srl
                      $t2, $t2, 24
                      $t3, $t3, 24
       srl
                      $a0, $t2, $t3
                                             # checks if the element in t2 is less than t3's,
       slt
                                             # branches to L7 if so
       bne
                      $a0, $zero, L7
       sll
                      $t4, $s1, 8
                                             # if not, swaps the elements
       srl
                      $t4, $t4, 16
       sll
                      $t4, $t4, 8
                      $s1, $s1, $t4
       sub
       jal
                      Swap
       sll
                      $t2, $t2, 16
       sll
                      $t3, $t3, 8
       add
                      $s1, $s1, $t2
       add
                      $s1, $s1, $t3
```

```
L7:
       sll
                      $t2, $s1, 16
                                            # shift t2 and t3 left then right to gain the
                                            # seventh and eigth elements
       sll
                      $t3, $s1, 24
       srl
                      $t2, $t2, 24
       srl
                      $t3, $t3, 24
       slt
                      $a0, $t2, $t3
                                            # checks if the element in t2 is less than t3's,
                                            # branches to L4 if so
       bne
                      $a0, $zero, L8
                      $s1, $s1, 16
                                            # if not, swaps the elements
       srl
       sll
                      $s1, $s1, 16
       jal
                      Swap
       sll
                      $t2, $t2, 8
                      $s1, $s1, $t2
       add
       add
                      $s1, $s1, $t3
L8:
                                            # if no swaps have happened the entire sequence,
                      $t9, $zero, L1
       bne
                                            # the vector is sorted and instruction ended
       Function code for exit
exit:
                      $v0, $zero, 10
       syscall
       Subroutine implementing the swap
                      $a0, $t2, $zero
                                            # swaps the registers the elements are in
Swap:
       add
       add
                      $t2, $t3, $zero
       add
                      $t3, $a0, $zero
       addi
                      $t9, $zero, 0x1
                                            # t9 is set to 1 if a swap has taken place
                                            # returns to main routine
       jr
                      $ra
```

#### 2.9 Vec\_subsu

```
#****************************
# File name:
                    vec subsulasm
# Version:
                    1.0
# Date:
                    November 12, 2018
# Programmer:
                    Ellen Burger
# Description:
                    Code implementing the instruction 'vec_subsu d, a, b' into MIPS
                     architecture. D, A, and B are 8-byte vectors with 2-byte wide elements.
                     The upper and lower halves of each vector are split between two
                     registers. The instruction subtracts each element from A and B one at a
                     time and stores it into the corresponding element in vector D.
# Register usage:
                    $t0 - contains the upper half of vector A
                    $t1 - contains the lower half of vector A
#
                    $t2 - contains the upper half of vector B
#
                    $t3 - contains the lower half of vector B
#
                    $t4 - contains vector A's two bytes that are being subtracted, then
                     receives the difference to be stored into vector D. Set to 0x00 if the
                     difference causes overflow
                    $t5 - contains vector B's two bytes that are being subtracted
#
                    $s0 - contains the upper half of vector D
                    $s1 - contains the lower half of vector D
#
                    $a0 - set to 0 if there is a difference overflow
                    $ra - holds the return subress
#********************************
# Main code segment
.text
.globl main
main:
                    $t0, 0x233C475D
                                         # load the upper half of vector A into t0
     l i
      li
                    $t1, 0x087F196F
                                         # load the lower half of vector A into t1
      li
                    $t2, 0x981963C5
                                         # load the upper half of vector B into t2
                                         # load the lower half of vector B into t3
                    $t3, 0x5E80B36E
      Upper half of the vectors
      srl
                    $t4, $t0, 24
                                         # shift t4 and t5 right to gain their first
                                         # elements
                    $t5, $t2, 24
       srl
                    $t4, $t4, $t5
                                         # sub elements and store the result in t4
       sub
```

|   | jal           | Check                            |        | # jump to subroutine to check for overflow                    |
|---|---------------|----------------------------------|--------|---------------------------------------------------------------|
|   | add           | \$s0, \$t4,                      | \$zero | # store difference into s0, the destination                   |
|   |               |                                  | ;      | # vector D                                                    |
|   | sll           | \$s0, \$s0,                      | 8      | # shift the bytes twice to make room for the next             |
|   |               |                                  | :      | # difference                                                  |
|   | sll           | \$t4, \$t0,                      | 8      | # shift t4 and t5 left then right to gain their               |
|   |               |                                  | :      | # second elements                                             |
|   | sll           | \$t5, \$t2,                      | 8      |                                                               |
|   | srl           | \$t4, \$t4,                      | 24     |                                                               |
|   | srl           | \$t5, \$t5,                      | 24     |                                                               |
|   | sub           | \$t4, \$t4,                      | \$t5   | # sub elements and store the result in t4                     |
|   | jal           | Check                            |        | # jump to subroutine to check for overflow                    |
|   | add           | \$s0, \$s0,                      |        | # store difference into s0, the destination vector            |
|   |               | , , , , ,                        |        | # D                                                           |
|   | sll           | \$s0, \$s0,                      |        | # shift the bytes twice to make room for the next             |
|   | 511           | 450, 450,                        |        | # difference                                                  |
|   |               |                                  |        | " difference                                                  |
|   | sll           | 0+2 L+2                          | 16     | # shift t4 and t5 left then right to gain their               |
|   | 311           | \$t4, \$t0,                      |        | # third elements                                              |
|   | -11           | ¢+E ¢+0                          |        | # third elements                                              |
|   | sll           | \$t5, \$t2,                      |        |                                                               |
|   | srl           | \$t4, \$t4,                      |        |                                                               |
|   | srl           | \$t5, \$t5,                      |        |                                                               |
|   | sub           | \$t4, \$t4,                      |        | # sub elements and store the result in t4                     |
|   | jal           | Check                            |        | # jump to subroutine to check for overflow                    |
|   | add           | \$s0, \$s0,                      |        | <pre># store difference into s0, the destination vector</pre> |
|   |               |                                  |        | # D                                                           |
|   | sll           | \$s0, \$s0,                      |        | # shift the bytes twice to make room for the next             |
|   |               |                                  | :      | # difference                                                  |
|   |               |                                  |        |                                                               |
|   | sll           | \$t4, \$t0,                      | 24     | # shift t4 and t5 left then right to gain their               |
|   |               |                                  | :      | # fourth elements                                             |
|   | sll           | \$t5, \$t2,                      | 24     |                                                               |
|   | srl           | \$t4, \$t4,                      | 24     |                                                               |
|   | srl           | \$t5, \$t5,                      | 24     |                                                               |
|   | sub           | \$t4, \$t4,                      | \$t5   | # sub elements and store the result in t4                     |
|   | jal           | Check                            |        | # jump to subroutine to check for overflow                    |
|   | add           | \$s0, \$s0,                      | \$t4   | # store difference into s0, the destination vector            |
|   |               |                                  | :      | # D                                                           |
|   |               |                                  |        |                                                               |
| # | Lower half of | the vectors                      | 5      |                                                               |
|   | srl           | \$t4, \$t1,                      | 24     | # shift t4 and t5 right to gain their fifth                   |
|   |               | ,                                |        | # elements                                                    |
|   | srl           | \$t5, \$t3,                      |        |                                                               |
|   | sub           | \$t3, \$t3, \$<br>\$t4, \$t4, \$ |        | # sub elements and store the result in t4                     |
|   | jal           | Check                            |        | # jump to subroutine to check for overflow                    |
|   | add           | \$s1, \$t4,                      |        | # store difference into s1, the destination vector            |
|   | add           | Ψυι, Ψί <del>τ</del> , .         |        | # D                                                           |
|   | sll           | \$c1                             |        |                                                               |
|   | 211           | \$s1, \$s1, a                    | U      | # shift the bytes twice to make room for the next             |
|   |               |                                  |        |                                                               |

```
# difference
       sll
                      $t4, $t1, 8
                                            # shift t4 and t5 left then right to gain their
                                            # sixth elements
       sll
                      $t5, $t3, 8
       srl
                      $t4, $t4, 24
                      $t5, $t5, 24
       srl
                      $t4, $t4, $t5
                                            # sub elements and store the result in t4
       sub
                                            # jump to subroutine to check for overflow
       jal
                      Check
                                            # store difference into s1, the destination vector
                      $s1, $s1, $t4
       add
       sll
                      $s1, $s1, 8
                                            # shift the bytes twice to make room for the next
                                            # difference
       sll
                      $t4, $t1, 16
                                            # shift t4 and t5 left then right to gain their
                                            # seventh elements
                      $t5, $t3, 16
       sll
       srl
                      $t4, $t4, 24
       srl
                      $t5, $t5, 24
       sub
                      $t4, $t4, $t5
                                            # sub elements and store the result in t4
                      Check
                                            # jump to subroutine to check for overflow
       jal
                                            # store difference into s1, the destination vector
       add
                      $s1, $s1, $t4
       sll
                      $s1, $s1, 8
                                            # shift the bytes twice to make room for the next
                                            # difference
       sll
                      $t4, $t1, 24
                                            # shift t4 and t5 left then right to gain their
                                            # eighth elements
       sll
                      $t5, $t3, 24
       srl
                      $t4, $t4, 24
       srl
                      $t5, $t5, 24
                                            # sub elements and store the result in t4
       sub
                      $t4, $t4, $t5
                      Check
                                            # jump to subroutine to check for overflow
       jal
                                            # store difference into s1, the destination vector
       add
                      $s1, $s1, $t4
                                            # D
       Function code for exit
exit:
                      $v0, $zero, 10
       syscall
       Subroutine to check for overflow
Check: slti
                      $a0, $t4, 0x0
                                            # check if t4 is less than zero causing overflow
                      $a0, $zero, End
                                            # exits subroutine if not
       beq
                                            # sets $t4 to zero if there's overflow
       add
                      $t4, $zero, $zero
                                            # return to main routine
End:
       jr
                      $ra
```

# B. Output

# 1. Baseline SIMD Enhancements

The following snapshots showcase the "log file" with the registers before and after implementation of each **Baseline SIMD** enhancements, verifying the instructions are being fetched and executed correctly.

#### **COLOR CODE**

| VECTOR | COLOR |
|--------|-------|
| а      |       |
| b      |       |
| С      |       |
| d      |       |

## 1.1 Vec\_addsu d, a, b



Figure: Before



Figure: After

## 1.2 Vec\_madd d, a, b, c



Figure: Before



Figure: After

## 1.3 Vec\_mule d, a, b



Figure: Before



Figure: After

#### 1.4 Vec\_mulo d, a, b





Figure: After

#### 1.5 Vec\_msums d, a, b,c





Figure: After

#### 1.6 Vec\_splat d, a, b

| Registers Coproc 1 Coproc 0 |        |            |
|-----------------------------|--------|------------|
| Name                        | Number | Value      |
| \$zero                      | 0      | 0x00000000 |
| \$at                        | 1      | 0x057f0000 |
| \$v0                        | 1 2    | 0x0000000a |
| \$vl                        | 3      | 0x00000000 |
| \$a0                        | 4      | 0x00000000 |
| \$al                        | 5      | 0x00000000 |
| \$a2                        | 6      | 0x00000000 |
| \$a3                        | 7      | 0x00000000 |
| \$t0                        | 8      | 0x230c124d |
| \$t1                        | 9      | 0x057f192a |
| \$t2                        | 10     | 0x00000000 |
| \$t3                        | 11     | 0x00000005 |
| \$t4                        | 12     | 0x00000000 |
| \$t5                        | 13     | 0x00000000 |
| \$t6                        | 14     | 0x00000000 |
| \$t7                        | 15     | 0x00000000 |
| \$80                        | 16     | 0x00000000 |
| \$s1                        | 17     | 0x00000000 |
| \$82                        | 18     | 0x00000000 |
| \$83                        | 19     | 0x00000000 |

| Name      | Number | Volus      |
|-----------|--------|------------|
| Name      |        | Value      |
| \$zero \$ | 0      | 0x00000000 |
| \$at      | 1      | 0x00000004 |
| \$v0      | 2 3    | 0x0000000a |
| \$v1      | 3      | 0x00000000 |
| \$a0      | 4      | 0x00000004 |
| \$al      | 5      | 0x00000000 |
| \$a2      | 5 6    | 0x00000000 |
| \$a3      | 7      | 0x00000000 |
| \$t0      | 8 9    | 0x230c124d |
| \$t1      | 9      | 0x057f192a |
| \$t2      | 10     | 0x00000000 |
| \$t3      | 11     | 0x00000005 |
| \$t4      | 12     | 0x0000007f |
| \$t5      | 13     | 0x00000004 |
| \$t6      | 14     | 0x00000006 |
| \$t7      | 15     | 0x00000000 |
| \$80      | 16     | 0x7f7f7f7f |
| \$81      | 17     | 0x7f7f7f7f |
| \$82      | 18     | 0x00000000 |
| \$83      | 19     | 0x00000000 |

### 1.7 Vec\_mergel d,a,b

| Registers Coproc 1 Coproc 0 |        |             |
|-----------------------------|--------|-------------|
| Name                        | Number | Value Value |
| \$zero                      | 0      | 0x00000000  |
| \$at                        | 1      | 0xcd230000  |
| \$v0                        | 2      | 0x0000000a  |
| \$v1                        | 3      | 0x00000000  |
| \$a0                        | 4      | 0x00000000  |
| \$al                        | 5      | 0x00000000  |
| \$a2                        | 6      | 0x00000000  |
| \$a3                        | 7      | 0x00000000  |
| \$t0                        | 8      | 0x5af0a501  |
| \$t1                        | 9      | 0xab0155c3  |
| \$t2                        | 10     | 0xa50f5a23  |
| \$t3                        | 11     | 0xcd23aa3c  |
| \$t4                        | 12     | 0x00000000  |
| \$t5                        | 13     | 0x00000000  |
| \$t6                        | 14     | 0x00000000  |
| \$t7                        | 15     | 0x00000000  |
| \$80                        | 16     | 0x00000000  |
| \$s1                        | 17     | 0x00000000  |
| \$82                        | 18     | 0x00000000  |
| \$s3                        | 19     | 0x00000000  |

| Registers Coproc 1 Coproc 0 |        |            |
|-----------------------------|--------|------------|
| Name                        | Number | Value      |
| \$zero                      | 0      | 0x00000000 |
| \$at                        | 1      | 0xcd230000 |
| \$v0                        | 2      | 0x0000000a |
| \$vl                        | 3      | 0x00000000 |
| \$a0                        | 4      | 0x00000000 |
| Şal                         | 5      | 0x00000000 |
| \$a2                        | 6      | 0x00000000 |
| \$a3                        | 7      | 0x00000000 |
| \$t0                        | 8      | 0x5af0a501 |
| \$tl                        | 9      | 0xab0155c3 |
| \$t2                        | 10     | 0xa50f5a23 |
| \$t3                        | 11     | 0xcd23aa3c |
| \$t4                        | 12     | 0x000000c3 |
| \$t5                        | 13     | 0x0000003c |
| \$t6                        | 14     | 0x00000000 |
| \$t7                        | 15     | 0x00000000 |
| \$80                        | 16     | 0xabcd0123 |
| \$sl                        | 17     | 0x55aac33c |
| \$s2                        | 18     | 0x00000000 |
| \$83                        | 19     | 0x00000000 |

#### 1.8 Vec\_mergeh d,a,b

| Registers Coproc 1 Coproc 0 |        |            |
|-----------------------------|--------|------------|
| Name                        | Number | Value      |
| \$zero \$zero               | 0      | 0x00000000 |
| \$at                        | 1      | 0xcd230000 |
| \$v0                        | 2      | 0x0000000a |
| \$vl                        | 3      | 0x00000000 |
| \$a0                        | 4      | 0x00000000 |
| \$al                        | 5      | 0x00000000 |
| \$a2                        | 6      | 0x00000000 |
| \$a3                        | 7      | 0x00000000 |
| \$t0                        | 8      | 0x5af0a501 |
| \$t1                        | 9      | 0xab0155c3 |
| \$t2                        | 10     | 0xa50f5a23 |
| \$t3                        | 11     | 0xcd23aa3c |
| \$t4                        | 12     | 0x00000000 |
| \$t5                        | 13     | 0x00000000 |
| \$t6                        | 14     | 0x00000000 |
| \$t7                        | 15     | 0x00000000 |
| \$30                        | 16     | 0x00000000 |
| \$sl                        | 17     | 0x00000000 |
| \$82                        | 18     | 0x00000000 |
| \$83                        | 19     | 0x00000000 |

| Registers Coproc 1 Coproc 0 |        |            |
|-----------------------------|--------|------------|
| Name                        | Number | Value      |
| \$zero                      | 0      | 0x00000000 |
| \$at                        | 1      | 0xcd230000 |
| \$v0                        | 2      | 0x0000000a |
| \$v1                        | 3      | 0x00000000 |
| \$a0                        | 4      | 0x00000000 |
| \$al                        | 5      | 0x00000000 |
| \$a2                        | 6      | 0x00000000 |
| \$a3                        | 7      | 0x00000000 |
| \$t0                        | 8      | 0x5af0a501 |
| \$t1                        | 9      | 0xab0155c3 |
| \$t2                        | 10     | 0xa50f5a23 |
| \$t3                        | 11     | 0xcd23aa3c |
| \$t4                        | 12     | 0x00000001 |
| \$t5                        | 13     | 0x00000023 |
| \$t6                        | 14     | 0x00000000 |
| \$t7                        | 15     | 0x00000000 |
| \$80                        | 16     | 0x5aa5f00f |
| \$s1                        | 17     | 0xa55a0123 |
| \$82                        | 18     | 0x00000000 |
| \$83                        | 19     | 0x00000000 |

Figure: After

#### 1.9 Vec\_pack d,a,b

| Registers Coproc 1 Coproc 0 |        |            |
|-----------------------------|--------|------------|
| Name                        | Number | Value      |
| \$zero                      | 0      | 0x00000000 |
| \$at                        | 1      | 0xa6570000 |
| \$v0                        | 2      | 0x0000000a |
| \$vl                        | 3      | 0x00000000 |
| \$a0                        | 4      | 0x00000000 |
| \$al                        | 5      | 0x00000000 |
| \$a2                        | 6      | 0x00000000 |
| \$a3                        | 7      | 0x00000000 |
| \$t0                        | 8      | 0x5afb6cld |
| \$t1                        | 9      | 0xae5fc041 |
| \$t2                        | 10     | 0x52f3a415 |
| \$t3                        | 11     | 0xa657c849 |
| \$t4                        | 12     | 0x00000000 |
| \$t5                        | 13     | 0x00000000 |
| \$t6                        | 14     | 0x00000000 |
| \$t7                        | 15     | 0x00000000 |
| \$80                        | 16     | 0x00000000 |
| \$s1                        | 17     | 0x00000000 |
| \$82                        | 18     | 0x00000000 |
| \$83                        | 19     | 0x00000000 |

| Registers Coproc 1 Coproc 0 |        |            |
|-----------------------------|--------|------------|
| Name                        | Number | Value      |
| \$zero                      | 0      | 0x00000000 |
| \$at                        | 1      | 0xa6570000 |
| \$v0                        | 1 2    | 0x0000000a |
| \$vl                        | 3      | 0x00000000 |
| \$a0                        | 4      | 0x00000000 |
| \$al                        | 5      | 0x00000000 |
| \$a2                        | 6      | 0x00000000 |
| \$a3                        | 7      | 0x00000000 |
| \$t0                        | 8      | 0x5afb6cld |
| \$t1                        | 9      | 0xae5fc041 |
| \$t2                        | 10     | 0x52f3a415 |
| \$t3                        | 11     | 0xa657c849 |
| \$t4                        | 12     | 0x00000089 |
| \$t5                        | 13     | 0x00000009 |
| \$t6                        | 14     | 0x00000000 |
| \$t7                        | 15     | 0x00000000 |
| \$80                        | 16     | 0xabcdef01 |
| \$s1                        | 17     | 0x23456789 |
| \$82                        | 18     | 0x00000000 |
| \$83                        | 19     | 0x00000000 |

#### 1.10 Vec\_perm d,a,b,c

| Registers Coproc 1 Coproc 0 |        |            |
|-----------------------------|--------|------------|
| Name                        | Number | Value      |
| \$zero                      | 0      | 0x00000000 |
| \$at                        | 1      | 0x13050000 |
| \$v0                        | 1 2    | 0x0000000a |
| \$vl                        | 3      | 0x00000000 |
| \$a0                        | 4      | 0x00000000 |
| \$al                        | 5      | 0x00000000 |
| \$a2                        | 6      | 0x00000000 |
| \$a3                        | 7      | 0x00000000 |
| \$t0                        | 8      | 0xa567013d |
| \$tl                        | .9     | 0xab45393c |
| \$t2                        | 10     | 0xefc54d23 |
| \$t3                        | 11     | 0x1277aacd |
| \$t4                        | 12     | 0x04171002 |
| \$t5                        | 13     | 0x13050105 |
| \$t6                        | 14     | 0x00000000 |
| \$t7                        | 15     | 0x00000000 |
| \$80                        | 16     | 0x00000000 |
| \$s1                        | 17     | 0x00000000 |
| \$s2                        | 18     | 0x00000000 |
| \$83                        | 19     | 0x00000000 |

| Registers Coproc 1 Coproc 0 |        |             |
|-----------------------------|--------|-------------|
| Name                        | Number | Value       |
| \$zero \$                   | 0      | 0x00000000  |
| \$at                        | 1      | 0x00000004  |
| \$v0                        | 1 2    | 0x0000000a  |
| \$vl                        | 3      | 0x00000000  |
| \$a0                        | 4      | 0x00000045  |
| \$al                        | 5      | 0x00000003  |
| \$a2                        | 6      | 0x00000000  |
| \$a3                        | 7      | 0x00000001  |
| \$t0                        | 8      | 0xa567013d  |
| \$t1                        | 9      | 0xab45393c  |
| \$t2                        | 10     | 0xefc54d23  |
| \$t3                        | 11     | 0x1277aacd  |
| \$t4                        | 12     | 0x04171002  |
| \$t5                        | 13     | 0x13050105  |
| \$t6                        | 14     | 0x00000005  |
| \$t7                        | 15     | 0x00000000  |
| \$30                        | 16     | 0xabcdef01  |
| \$s1                        | 17     | 0x23456745  |
| \$82                        | 18     | 0x000000000 |
| \$83                        | 19     | 0x00000000  |

#### 1.11 Vec\_cmpeq d,a,b

| Registers Coproc 1 Coproc 0 |        |            |
|-----------------------------|--------|------------|
| Name                        | Number | Value      |
| \$zero \$                   | 0      | 0x00000000 |
| \$at                        | 1      | 0xae5f0000 |
| \$v0                        | 1 2    | 0x0000000a |
| \$vl                        | 3      | 0x00000000 |
| \$a0                        | 4      | 0x00000000 |
| \$al                        | 5      | 0x00000000 |
| \$a2                        | 6      | 0x00000000 |
| \$a3                        | 7      | 0x00000000 |
| \$t0                        | 8      | 0x5afb6cld |
| \$tl                        | 9      | 0xa65fc040 |
| \$t2                        | 10     | 0x52fba415 |
| \$t3                        | 11     | 0xae5fc841 |
| \$t4                        | 12     | 0x00000000 |
| \$t5                        | 13     | 0x00000000 |
| \$t6                        | 14     | 0x00000000 |
| \$t7                        | 15     | 0x00000000 |
| \$80                        | 16     | 0x00000000 |
| \$sl                        | 17     | 0x00000000 |
| \$82                        | 18     | 0x00000000 |
| \$83                        | 19     | 0x00000000 |

| Registers Coproc 1 Coproc 0 |             |            |
|-----------------------------|-------------|------------|
| Name                        | Number      | Value      |
| \$zero                      | 0           | 0x00000000 |
| \$at                        | 1           | 0xae5f0000 |
| \$v0                        | 1<br>2<br>3 | 0x0000000a |
| \$vl                        |             | 0x00000000 |
| \$a0                        | 4           | 0x00000000 |
| Şal                         | 5           | 0x00000000 |
| \$a2                        | 6           | 0x00000000 |
| \$a3                        | 7           | 0x00000000 |
| \$t0                        | 8           | 0x5afb6cld |
| \$t1                        | 9           | 0xa65fc040 |
| \$t2                        | 10          | 0x52fba415 |
| \$t3                        | 11          | 0xae5fc841 |
| \$t4                        | 12          | 0x00000040 |
| \$t5                        | 13          | 0x00000041 |
| \$t6                        | 14          | 0x00000000 |
| \$t7                        | 15          | 0x00000000 |
| \$30                        | 16          | 0x00ff0000 |
| \$sl                        | 17          | 0x00ff0000 |
| \$82                        | 18          | 0x00000000 |
| \$83                        | 19          | 0x00000000 |

#### 1.12 Vec\_cmpltu d,a,b

| Registers Coproc 1 Coproc 0 |             |            |
|-----------------------------|-------------|------------|
| Name                        | Number      | Value      |
| \$zero                      | 0           | 0x00000000 |
| \$at                        | 1           | 0xae5f0000 |
| \$v0                        | 1<br>2<br>3 | 0x0000000a |
| \$vl                        |             | 0x00000000 |
| \$a0                        | 4           | 0x00000000 |
| Şal                         | 5           | 0x00000000 |
| \$a2                        | 6           | 0x00000000 |
| \$a3                        | 7           | 0x00000000 |
| \$t0                        | 8           | 0x5afb6cld |
| \$t1                        | 9           | 0xa65fc040 |
| \$t2                        | 10          | 0x52fba415 |
| \$t3                        | 11          | 0xae5fc841 |
| \$t4                        | 12          | 0x00000000 |
| \$t5                        | 13          | 0x00000000 |
| \$t6                        | 14          | 0x00000000 |
| \$t7                        | 15          | 0x00000000 |
| \$30                        | 16          | 0x00000000 |
| \$sl                        | 17          | 0x00000000 |
| \$82                        | 18          | 0x00000000 |
| \$83                        | 19          | 0x00000000 |

| Registers Coproc 1 Coproc 0 |        |            |
|-----------------------------|--------|------------|
| Name                        | Number | Value      |
| \$zero                      | 0      | 0x00000000 |
| \$at                        | 1      | 0xae5f0000 |
| \$v0                        | 2      | 0x0000000a |
| \$v1                        | 3      | 0x00000000 |
| \$a0                        | 4      | 0x00000000 |
| \$al                        | 5      | 0x00000000 |
| \$a2                        | 6      | 0x00000000 |
| \$a3                        | 7      | 0x00000000 |
| \$t0                        | 8      | 0x5afb6cld |
| \$t1                        | 9      | 0xa65fc040 |
| \$t2                        | 10     | 0x52fba415 |
| \$t3                        | 11     | 0xae5fc841 |
| \$t4                        | 12     | 0x00000001 |
| \$t5                        | 13     | 0x00000041 |
| \$t6                        | 14     | 0x00000000 |
| \$t7                        | 15     | 0x00000000 |
| \$30                        | 16     | 0x0000ff00 |
| \$81                        | 17     | 0xff00ffff |
| \$82                        | 18     | 0x00000000 |
| \$83                        | 19     | 0x00000000 |

## 2. Specific Application Enhancements

2.1 vec\_and d,a,b

| Name   | Number | Value      |
|--------|--------|------------|
| \$zero | 0      | 0x00000000 |
| \$at   | 1      | 0x5e800000 |
| \$v0   | 1 2    | 0x0000000a |
| \$vl   | 3      | 0x00000000 |
| \$a0   | 4      | 0x00000000 |
| \$al   | 5      | 0x00000000 |
| \$a2   | 6      | 0x00000000 |
| \$a3   | 7      | 0x00000000 |
| \$t0   | 8      | 0x233c475d |
| \$t1   | 9      | 0x087f196f |
| \$t2   | 10     | 0x981963c5 |
| \$t3   | 11     | 0x5e80b36e |
| \$t4   | 12     | 0x00000000 |
| \$t5   | 13     | 0x00000000 |
| \$t6   | 14     | 0x00000000 |
| \$t7   | 15     | 0x00000000 |
| \$80   | 16     | 0x00000000 |
| \$sl   | 17     | 0x00000000 |
| \$82   | 18     | 0x00000000 |
| \$83   | 19     | 0x00000000 |

| Registers Coproc 1 Coproc 0 |        |            |
|-----------------------------|--------|------------|
| Name                        | Number | Value      |
| \$zero \$                   | 0      | 0x00000000 |
| \$at                        | 1      | 0x5e800000 |
| \$v0                        | 2      | 0x0000000a |
| \$vl                        | 3      | 0x00000000 |
| \$a0                        | 4      | 0x00000000 |
| \$al                        | 5      | 0x00000000 |
| \$a2                        | 6      | 0x00000000 |
| \$a3                        | 7      | 0x00000000 |
| \$t0                        | 8      | 0x233c475d |
| \$tl                        | 9      | 0x087f196f |
| \$t2                        | 10     | 0x981963c5 |
| \$t3                        | 11     | 0x5e80b36e |
| \$t4                        | 12     | 0x0000006e |
| \$t5                        | 13     | 0x0000006e |
| \$t6                        | 14     | 0x00000000 |
| \$t7                        | 15     | 0x00000000 |
| \$30                        | 16     | 0x001843dd |
| \$s1                        | 17     | 0x0800116e |
| \$82                        | 18     | 0x00000000 |
| \$83                        | 19     | 0x00000000 |

#### 2.2 vec\_beq a,b,imm

| Registers Coproc 1 Coproc 0 | 1      |            |
|-----------------------------|--------|------------|
| Name                        | Number | Value      |
| \$zero \$zero               | 0      | 0x00000000 |
| \$at                        | 1      | 0x087f0000 |
| \$v0                        | 2      | 0x0000000a |
| \$vl                        | 3      | 0x00000000 |
| \$a0                        | 4      | 0x00000000 |
| \$al                        | 5      | 0x00000000 |
| \$a2                        | 6      | 0x00000000 |
| \$a3                        | 7      | 0x00000000 |
| \$t0                        | 8      | 0x233c475c |
| \$tl                        | 9      | 0x087f196f |
| \$t2                        | 10     | 0x233c475c |
| \$t3                        | 11     | 0x087f196f |
| \$t4                        | 12     | 0x00000000 |
| \$t5                        | 13     | 0x00000000 |
| \$t6                        | 14     | 0x00000000 |
| \$t7                        | 15     | 0x00000000 |
| \$30                        | 16     | 0x00000000 |
| \$s1                        | 17     | 0x00000000 |
| \$s2                        | 18     | 0x00000000 |
| \$83                        | 19     | 0x00000000 |
| \$84                        | 20     | 0x00000000 |
| \$s5                        | 21     | 0x00000000 |
| \$36                        | 22     | 0x00000000 |
| \$37                        | 23     | 0x00000000 |
| \$t8                        | 24     | 0x00000000 |
| \$t9                        | 25     | 0x00000000 |
| \$k0                        | 26     | 0x00000000 |
| \$kl                        | 27     | 0x00000000 |
| \$gp                        | 28     | 0x10008000 |
| \$sp                        | 29     | 0x7fffeffc |
| \$fp                        | 30     | 0x00000000 |
| Şra                         | 31     | 0x00000000 |
| рс                          |        | 0x00400034 |
| hi                          | 3      | 0x0000000  |
| 10                          |        | 0x00000000 |

Figure:



Figure:

#### 2.3 vec\_bne a,b,imm

| Name   | Number | Value      |
|--------|--------|------------|
| \$zero | 0      | 0x00000000 |
| \$at   | 1      | 0x087f0000 |
| \$v0   | 2      | 0x0000000a |
| \$v1   | 3      | 0x00000000 |
| \$a0   | 4      | 0x00000000 |
| \$al   | 5      | 0x00000000 |
| \$a2   | 6      | 0x00000000 |
| \$a3   | 7      | 0x00000000 |
| \$t0   | 8      | 0x233c475d |
| \$tl   | 9      | 0x087f196f |
| \$t2   | 10     | 0x233c475d |
| \$t3   | 11     | 0x087f087f |
| \$t4   | 12     | 0x00000000 |
| \$t5   | 13     | 0x00000000 |
| \$t6   | 14     | 0x00000000 |
| \$t7   | 15     | 0x00000000 |
| \$50   | 16     | 0x00000000 |
| \$s1   | 17     | 0x00000000 |
| \$s2   | 18     | 0x00000000 |
| \$s3   | 19     | 0x00000000 |
| \$84   | 20     | 0x00000000 |
| \$s5   | 21     | 0x00000000 |
| \$86   | 22     | 0x00000000 |
| \$87   | 23     | 0x00000000 |
| \$t8   | 24     | 0x00000000 |
| \$t9   | 25     | 0x00000000 |
| \$k0   | 26     | 0x00000000 |
| \$kl   | 27     | 0x00000000 |
| \$gp   | 28     | 0x10008000 |
| \$sp   | 29     | 0x7fffeffc |
| \$fp   | 30     | 0x0000000  |
| \$ra   | 31     | 0x00000000 |
| рс     |        | 0x00400030 |
| hi     |        | 0x00000000 |
| lo     |        | 0x00000000 |

Figure:



Figure:

#### 2.4 vec\_decry d, a, b

| Registers Coproc 1 Coproc 0 |        |            |
|-----------------------------|--------|------------|
| Name                        | Number | Value      |
| \$zero                      | 0      | 0x00000000 |
| \$at                        | 1      | 0x00110000 |
| \$v0                        | 2      | 0x0000000a |
| \$vl                        | 3      | 0x00000000 |
| \$a0                        | 4      | 0x00000000 |
| \$al                        | 5      | 0x00000000 |
| \$a2                        | 6      | 0x00000000 |
| \$a3                        | 7      | 0x00000000 |
| \$t0                        | 8      | 0x024d0399 |
| \$t1                        | 9      | 0x029d0449 |
| \$t2                        | 10     | 0x07f90932 |
| \$t3                        | 11     | 0x08a30889 |
| \$t4                        | 12     | 0x003d0035 |
| \$t5                        | 13     | 0x0011019d |
| \$t6                        | 14     | 0x00000000 |
| \$t7                        | 15     | 0x00000000 |
| \$80                        | 16     | 0x00000000 |
| \$sl                        | 17     | 0x00000000 |
| \$82                        | 18     | 0x00000000 |
| \$83                        | 19     | 0x00000000 |

| Registers Coproc 1 Coproc 0 |             |            |
|-----------------------------|-------------|------------|
| Name                        | Number      | Value      |
| \$zero                      | 0           | 0x00000000 |
| \$at                        | 1           | 0x00110000 |
| \$v0                        | 1<br>2<br>3 | 0x0000000a |
| \$vl                        |             | 0x00000000 |
| \$a0                        | 4           | 0x0000019d |
| \$al                        | 5           | 0x0000006f |
| \$a2                        | 6           | 0x00000000 |
| \$a3                        | 7           | 0x00000000 |
| \$t0                        | 8           | 0x024d0399 |
| \$t1                        | 9           | 0x029d0449 |
| \$t2                        | 10          | 0x07f90932 |
| \$t3                        | 11          | 0x08a30889 |
| \$t4                        | 12          | 0x003d0035 |
| \$t5                        | 13          | 0x0011019d |
| \$t6                        | 14          | 0x00000cal |
| \$t7                        | 15          | 0x0000019d |
| \$30                        | 16          | 0x5d23473c |
| \$s1                        | 17          | 0x087f196f |
| \$82                        | 18          | 0x00000000 |
| \$83                        | 19          | 0x00000000 |

#### 2.5 vec\_encry d, a, b

| Registers Coproc 1 Coproc 0 |        |            |
|-----------------------------|--------|------------|
| Name                        | Number | Value      |
| \$zero \$                   | 0      | 0x00000000 |
| \$at                        | 1      | 0x00110000 |
| \$v0                        | 1 2    | 0x0000000a |
| \$v1                        | 3      | 0x00000000 |
| \$a0                        | 4      | 0x00000000 |
| Şal                         | 5      | 0x00000000 |
| \$a2                        | 6      | 0x00000000 |
| \$a3                        | 7      | 0x00000000 |
| \$t0                        | 8      | 0x5d23473c |
| \$t1                        | 9      | 0x087f196f |
| \$t2                        | 10     | 0x003d0035 |
| \$t3                        | 11     | 0x0011019d |
| \$t4                        | 12     | 0x00000000 |
| \$t5                        | 13     | 0x00000000 |
| \$t6                        | 14     | 0x00000000 |
| \$t7                        | 15     | 0x00000000 |
| \$80                        | 16     | 0x00000000 |
| \$s1                        | 17     | 0x00000000 |
| \$82                        | 18     | 0x00000000 |
| \$83                        | 19     | 0x00000000 |

Figure: Before

| Registers Coproc 1 Coproc 0 |             |            |
|-----------------------------|-------------|------------|
| Name                        | Number      | Value      |
| \$zero \$                   | 0           | 0x00000000 |
| \$at                        | 1           | 0x00110000 |
| \$v0                        | 1<br>2<br>3 | 0x0000000a |
| \$v1                        | 3           | 0x00000000 |
| \$a0                        | 4           | 0x00000011 |
| \$al                        | 5           | 0x00000889 |
| \$a2                        | 6           | 0x00000000 |
| \$a3                        | 7           | 0x00000000 |
| \$t0                        | 8           | 0x5d23473c |
| \$t1                        | 9           | 0x087f196f |
| \$t2                        | 10          | 0x003d0035 |
| \$t3                        | 11          | 0x0011019d |
| \$t4                        | 12          | 0x00000ca1 |
| \$t5                        | 13          | 0x00000011 |
| \$t6                        | 14          | 0x00000889 |
| \$t7                        | 15          | 0x00000000 |
| \$80                        | 16          | 0x024d0399 |
| \$sl                        | 17          | 0x029d0449 |
| \$82                        | 18          | 0x07f90932 |
| \$83                        | 19          | 0x08a30889 |

**2.6 vec\_or d, a, b** 

| Registers Coproc 1 Coproc 0 |        |            |
|-----------------------------|--------|------------|
| Name                        | Number | Value      |
| \$zero                      | 0      | 0x00000000 |
| Şat                         | 1      | 0x5e800000 |
| \$v0                        | 2      | 0x0000000a |
| \$vl                        | 3      | 0x00000000 |
| \$a0                        | 4      | 0x00000000 |
| Şal                         | 5      | 0x00000000 |
| \$a2                        | 6      | 0x00000000 |
| \$a3                        | 7      | 0x00000000 |
| \$t0                        | 8      | 0x233c475d |
| \$t1                        | 9      | 0x087f196f |
| \$t2                        | 10     | 0x981963c5 |
| \$t3                        | 11     | 0x5e80b36e |
| \$t4                        | 12     | 0x00000000 |
| \$t5                        | 13     | 0x00000000 |
| \$t6                        | 14     | 0x00000000 |
| \$t7                        | 15     | 0x00000000 |
| \$30                        | 16     | 0x00000000 |
| \$s1                        | 17     | 0x00000000 |
| \$82                        | 18     | 0x00000000 |
| \$83                        | 19     | 0x00000000 |

| Registers Coproc 1 Coproc 0 |        |            |
|-----------------------------|--------|------------|
| Name                        | Number | Value      |
| \$zero                      | 0      | 0x00000000 |
| \$at                        | 1      | 0x5e800000 |
| \$v0                        | 2      | 0x0000000a |
| \$vl                        | 3      | 0x00000000 |
| \$a0                        | 4      | 0x00000000 |
| Şal                         | 5      | 0x00000000 |
| \$a2                        | 6      | 0x00000000 |
| \$a3                        | 7      | 0x00000000 |
| \$t0                        | 8      | 0x233c475d |
| \$t1                        | 9      | 0x087f196f |
| \$t2                        | 10     | 0x981963c5 |
| \$t3                        | 11     | 0x5e80b36e |
| \$t4                        | 12     | 0x0000006f |
| \$t5                        | 13     | 0x0000006e |
| \$t6                        | 14     | 0x00000000 |
| \$t7                        | 15     | 0x00000000 |
| \$80                        | 16     | 0xbb3d67dd |
| \$sl                        | 17     | 0x5effbb6f |
| \$82                        | 18     | 0x00000000 |
| \$83                        | 19     | 0x00000000 |

#### 2.7 sort\_low d, a

| Registers Coproc 1 Coproc 0 |        |            |
|-----------------------------|--------|------------|
| Name                        | Number | Value      |
| \$zero \$                   | 0      | 0x00000000 |
| \$at                        | 1      | 0x087f0000 |
| \$v0                        | 1 2    | 0x0000000a |
| \$v1                        | 3      | 0x00000000 |
| \$a0                        | 4      | 0x00000000 |
| Şal                         | 5      | 0x00000000 |
| \$a2                        | 6      | 0x00000000 |
| \$a3                        | 7      | 0x00000000 |
| \$t0                        | 8      | 0x5d23473c |
| \$t1                        | 9      | 0x087f196f |
| \$t2                        | 10     | 0x00000000 |
| \$t3                        | 11     | 0x00000000 |
| \$t4                        | 12     | 0x00000000 |
| \$t5                        | 13     | 0x00000000 |
| \$t6                        | 14     | 0x00000000 |
| \$t7                        | 15     | 0x00000000 |
| \$80                        | 16     | 0x00000000 |
| \$sl                        | 17     | 0x00000000 |
| \$82                        | 18     | 0x00000000 |
| \$83                        | 19     | 0x00000000 |

| Registers Coproc 1 Coproc 0 |        |            |
|-----------------------------|--------|------------|
| Name                        | Number | Value      |
| \$zero                      | 0      | 0x00000000 |
| \$at                        | 1      | 0x087f0000 |
| \$v0                        | 1 2    | 0x0000000a |
| \$vl                        | 3      | 0x00000000 |
| \$a0                        | 4      | 0x00000001 |
| \$al                        | 5      | 0x00000000 |
| \$a2                        | 6      | 0x00000000 |
| \$a3                        | 7      | 0x00000000 |
| \$t0                        | 8      | 0x5d23473c |
| \$t1                        | 9      | 0x087f196f |
| \$t2                        | 10     | 0x00000019 |
| \$t3                        | 11     | 0x00000008 |
| \$t4                        | 12     | 0x005d6f00 |
| \$t5                        | 13     | 0x00000000 |
| \$t6                        | 14     | 0x00000000 |
| \$t7                        | 15     | 0x00000000 |
| \$80                        | 16     | 0x7f6f5d47 |
| \$s1                        | 17     | 0x3c231908 |
| \$s2                        | 18     | 0x00000000 |
| \$83                        | 19     | 0x00000000 |

Figure: After

#### 2.8 sort\_up d, a

| Registers Coproc 1 Coproc 0 |        |            |
|-----------------------------|--------|------------|
| Name                        | Number | Value      |
| \$zero \$                   | 0      | 0x00000000 |
| \$at                        | 1      | 0x087f0000 |
| \$v0                        | 2      | 0x0000000a |
| \$v1                        | 3      | 0x00000000 |
| \$a0                        | 4      | 0x00000000 |
| \$al                        | 5      | 0x00000000 |
| \$a2                        | 6      | 0x00000000 |
| \$a3                        | 7      | 0x00000000 |
| \$t0                        | 8      | 0x5d23473c |
| \$t1                        | 9      | 0x087f196f |
| \$t2                        | 10     | 0x00000000 |
| \$t3                        | 11     | 0x00000000 |
| \$t4                        | 12     | 0x00000000 |
| \$t5                        | 13     | 0x00000000 |
| \$t6                        | 14     | 0x00000000 |
| \$t7                        | 15     | 0x00000000 |
| \$30                        | 16     | 0x00000000 |
| \$31                        | 17     | 0x00000000 |
| \$32                        | 18     | 0x00000000 |
| \$83                        | 19     | 0x00000000 |

| Registers Coproc 1 Coproc 0 |             |            |
|-----------------------------|-------------|------------|
| Name                        | Number      | Value      |
| \$zero                      | 0           | 0x00000000 |
| \$at                        | 1           | 0x087f0000 |
| \$v0                        | 1<br>2<br>3 | 0x0000000a |
| \$vl                        |             | 0x00000000 |
| \$a0                        | 4           | 0x00000001 |
| \$al                        | 5           | 0x00000000 |
| \$a2                        | 6           | 0x00000000 |
| \$a3                        | 7           | 0x00000000 |
| \$t0                        | 8           | 0x5d23473c |
| \$t1                        | 9           | 0x087f196f |
| \$t2                        | 10          | 0x0000006f |
| \$t3                        | 11          | 0x0000007f |
| \$t4                        | 12          | 0x00231900 |
| \$t5                        | 13          | 0x00000000 |
| \$t6                        | 14          | 0x00000000 |
| \$t7                        | 15          | 0x00000000 |
| \$30                        | 16          | 0x0819233c |
| \$sl                        | 17          | 0x475d6f7f |
| \$82                        | 18          | 0x00000000 |
| \$83                        | 19          | 0x00000000 |

#### 2.9 subsu d, a, b

| Registers Coproc 1 Coproc 0 |        |            |
|-----------------------------|--------|------------|
| Name                        | Number | Value      |
| \$zero \$                   | 0      | 0x00000000 |
| \$at                        | 1      | 0x5e800000 |
| \$v0                        | 2      | 0x0000000a |
| \$vl                        | 3      | 0x00000000 |
| \$a0                        | 4      | 0x00000000 |
| \$al                        | 5      | 0x00000000 |
| \$a2                        | 6      | 0x00000000 |
| \$a3                        | 7      | 0x00000000 |
| \$t0                        | 8      | 0x233c475d |
| \$t1                        | 9      | 0x087f196f |
| \$t2                        | 10     | 0x981963c5 |
| \$t3                        | 11     | 0x5e80b36e |
| \$t4                        | 12     | 0x00000000 |
| \$t5                        | 13     | 0x00000000 |
| \$t6                        | 14     | 0x00000000 |
| \$t7                        | 15     | 0x00000000 |
| \$80                        | 16     | 0x00000000 |
| \$s1                        | 17     | 0x00000000 |
| \$82                        | 18     | 0x00000000 |
| \$83                        | 19     | 0x00000000 |

| Registers | Coproc 1 | Coproc 0                              |        |            |
|-----------|----------|---------------------------------------|--------|------------|
|           | Name     |                                       | Number | Value      |
| \$zero    |          |                                       | 0      | 0x00000000 |
| \$at      |          |                                       | 1      | 0x5e800000 |
| \$v0      |          |                                       | 2 3    | 0x0000000a |
| \$vl      |          |                                       | 3      | 0x00000000 |
| \$a0      |          | A                                     | 4      | 0x00000000 |
| \$al      |          | - 5                                   | 5      | 0x00000000 |
| \$a2      |          | , , , , , , , , , , , , , , , , , , , | 6      | 0x00000000 |
| \$a3      |          |                                       | 7      | 0x00000000 |
| \$t0      |          | A                                     | 8      | 0x233c475d |
| \$t1      |          | 5                                     | 9      | 0x087f196f |
| \$t2      |          |                                       | 10     | 0x981963c5 |
| \$t3      |          |                                       | 11     | 0x5e80b36e |
| \$t4      |          | 4                                     | 12     | 0x00000001 |
| \$t5      |          | 9                                     | 13     | 0x0000006e |
| \$t6      |          |                                       | 14     | 0x00000000 |
| \$t7      |          | - 9                                   | 15     | 0x00000000 |
| \$80      |          | 3                                     | 16     | 0x00230000 |
| \$sl      |          | 9                                     | 17     | 0x00000001 |
| \$82      |          | A.                                    | 18     | 0x00000000 |
| \$83      |          | - 9                                   | 19     | 0x00000000 |

# IV. Datapath Block Diagrams



The above is the existing MIPS multi-cycle datapath. In order to effectively implement the SIMD enhancements, it must be amended.



To implement, the register file and the ALU must be changed. The register file must be able to read eight values at once, referencing the eight-element vectors. An ALU must be added every two values for a total of four, allowing multiple operations to be carried out at once. ALU Control decides what operation takes place inside. The results of are stored into ALUOuts which are then connected to a MUX. A control signal decides which one is output to the main ALUOut at one time.

Any datapaths and busses not shown remain unchanged.



Above is the MIPS pipeline datapath. In much the same way as the multi-cycle datapath, it must be changed to accommodate SIMD instructions.



The changes made to the pipeline datamath mirror the ones made to the multi-cycle datapath. In the execute address calculation cycle, the ALU is changed to four different ones. The results are connected to a MUX which then decides the order in which the results move forward to the next segment.

# V. Additional Comments

Creating an enhanced MIPS architecture was a challenging but enlightening process. Having done few projects of this scope before, the reference manual seemed to be a daunting task. However we did what we do for any large assignment and broke it down piece by piece, dividing responsibilities and allotting time each day to working. This was not without its challenges as we encountered multiple unexpected road bumps, the most infamous of which having to rewrite all our code from scratch due to a fatal misunderstanding error. Despite the crunch, we persevered.

The programmer reference manual was a tiring, tedious process but an ultimately rewarding one. The project mirrors the kind of tasks and challenges you would find in a real world career, and has provided invaluable experience as a result.

## VI. References

The following documents are used as references (examples, formats, etc):

- Fall 2018 Semester Project SIMD Enhanced MIPS Instructions (R.W Allison, CECS 341)
- MIPS Reference Data (R.W Allison, CECS 341)